fsl_secure_boot.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __FSL_SECURE_BOOT_H
  7. #define __FSL_SECURE_BOOT_H
  8. #include <asm/config_mpc85xx.h>
  9. #ifdef CONFIG_SECURE_BOOT
  10. #ifndef CONFIG_FIT_SIGNATURE
  11. #define CONFIG_CHAIN_OF_TRUST
  12. #endif
  13. #if defined(CONFIG_FSL_CORENET)
  14. #define CONFIG_SYS_PBI_FLASH_BASE 0xc0000000
  15. #elif defined(CONFIG_TARGET_BSC9132QDS)
  16. #define CONFIG_SYS_PBI_FLASH_BASE 0xc8000000
  17. #elif defined(CONFIG_TARGET_C29XPCIE)
  18. #define CONFIG_SYS_PBI_FLASH_BASE 0xcc000000
  19. #else
  20. #define CONFIG_SYS_PBI_FLASH_BASE 0xce000000
  21. #endif
  22. #define CONFIG_SYS_PBI_FLASH_WINDOW 0xcff80000
  23. #if defined(CONFIG_TARGET_B4860QDS) || \
  24. defined(CONFIG_TARGET_B4420QDS) || \
  25. defined(CONFIG_TARGET_T4160QDS) || \
  26. defined(CONFIG_TARGET_T4240QDS) || \
  27. defined(CONFIG_TARGET_T2080QDS) || \
  28. defined(CONFIG_TARGET_T2080RDB) || \
  29. defined(CONFIG_TARGET_T1040QDS) || \
  30. defined(CONFIG_TARGET_T1040RDB) || \
  31. defined(CONFIG_TARGET_T1040D4RDB) || \
  32. defined(CONFIG_TARGET_T1042RDB) || \
  33. defined(CONFIG_TARGET_T1042D4RDB) || \
  34. defined(CONFIG_TARGET_T1042RDB_PI) || \
  35. defined(CONFIG_ARCH_T1023) || \
  36. defined(CONFIG_ARCH_T1024)
  37. #ifndef CONFIG_SYS_RAMBOOT
  38. #define CONFIG_SYS_CPC_REINIT_F
  39. #endif
  40. #define CONFIG_KEY_REVOCATION
  41. #undef CONFIG_SYS_INIT_L3_ADDR
  42. #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
  43. #endif
  44. #if defined(CONFIG_RAMBOOT_PBL)
  45. #undef CONFIG_SYS_INIT_L3_ADDR
  46. #ifdef CONFIG_SYS_INIT_L3_VADDR
  47. #define CONFIG_SYS_INIT_L3_ADDR \
  48. (CONFIG_SYS_INIT_L3_VADDR & ~0xFFF00000) | \
  49. 0xbff00000
  50. #else
  51. #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
  52. #endif
  53. #endif
  54. #if defined(CONFIG_TARGET_C29XPCIE)
  55. #define CONFIG_KEY_REVOCATION
  56. #endif
  57. #if defined(CONFIG_ARCH_P3041) || \
  58. defined(CONFIG_ARCH_P4080) || \
  59. defined(CONFIG_ARCH_P5020) || \
  60. defined(CONFIG_ARCH_P5040) || \
  61. defined(CONFIG_ARCH_P2041)
  62. #define CONFIG_FSL_TRUST_ARCH_v1
  63. #endif
  64. #if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT)
  65. /* The key used for verification of next level images
  66. * is picked up from an Extension Table which has
  67. * been verified by the ISBC (Internal Secure boot Code)
  68. * in boot ROM of the SoC.
  69. * The feature is only applicable in case of NOR boot and is
  70. * not applicable in case of RAMBOOT (NAND, SD, SPI).
  71. */
  72. #define CONFIG_FSL_ISBC_KEY_EXT
  73. #endif
  74. #endif /* #ifdef CONFIG_SECURE_BOOT */
  75. #ifdef CONFIG_CHAIN_OF_TRUST
  76. #ifdef CONFIG_SPL_BUILD
  77. /*
  78. * PPAACT and SPAACT table for PAMU must be placed on DDR after DDR init
  79. * due to space crunch on CPC and thus malloc will not work.
  80. */
  81. #define CONFIG_SPL_PPAACT_ADDR 0x2e000000
  82. #define CONFIG_SPL_SPAACT_ADDR 0x2f000000
  83. #define CONFIG_SPL_JR0_LIODN_S 454
  84. #define CONFIG_SPL_JR0_LIODN_NS 458
  85. /*
  86. * Define the key hash for U-Boot here if public/private key pair used to
  87. * sign U-boot are different from the SRK hash put in the fuse
  88. * Example of defining KEY_HASH is
  89. * #define CONFIG_SPL_UBOOT_KEY_HASH \
  90. * "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b"
  91. * else leave it defined as NULL
  92. */
  93. #define CONFIG_SPL_UBOOT_KEY_HASH NULL
  94. #endif /* ifdef CONFIG_SPL_BUILD */
  95. #define CONFIG_CMD_ESBC_VALIDATE
  96. #define CONFIG_CMD_BLOB
  97. #define CONFIG_FSL_SEC_MON
  98. #define CONFIG_SHA_PROG_HW_ACCEL
  99. #define CONFIG_RSA_FREESCALE_EXP
  100. #ifndef CONFIG_FSL_CAAM
  101. #define CONFIG_FSL_CAAM
  102. #endif
  103. #ifndef CONFIG_SPL_BUILD
  104. /*
  105. * fsl_setenv_chain_of_trust() must be called from
  106. * board_late_init()
  107. */
  108. #ifndef CONFIG_BOARD_LATE_INIT
  109. #define CONFIG_BOARD_LATE_INIT
  110. #endif
  111. /* If Boot Script is not on NOR and is required to be copied on RAM */
  112. #ifdef CONFIG_BOOTSCRIPT_COPY_RAM
  113. #define CONFIG_BS_HDR_ADDR_RAM 0x00010000
  114. #define CONFIG_BS_HDR_ADDR_DEVICE 0x00800000
  115. #define CONFIG_BS_HDR_SIZE 0x00002000
  116. #define CONFIG_BS_ADDR_RAM 0x00012000
  117. #define CONFIG_BS_ADDR_DEVICE 0x00802000
  118. #define CONFIG_BS_SIZE 0x00001000
  119. #define CONFIG_BOOTSCRIPT_HDR_ADDR CONFIG_BS_HDR_ADDR_RAM
  120. #else
  121. /* The bootscript header address is different for B4860 because the NOR
  122. * mapping is different on B4 due to reduced NOR size.
  123. */
  124. #if defined(CONFIG_TARGET_B4860QDS) || defined(CONFIG_TARGET_B4420QDS)
  125. #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xecc00000
  126. #elif defined(CONFIG_FSL_CORENET)
  127. #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xe8e00000
  128. #elif defined(CONFIG_TARGET_BSC9132QDS)
  129. #define CONFIG_BOOTSCRIPT_HDR_ADDR 0x88020000
  130. #elif defined(CONFIG_TARGET_C29XPCIE)
  131. #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xec020000
  132. #else
  133. #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xee020000
  134. #endif
  135. #endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */
  136. #include <config_fsl_chain_trust.h>
  137. #endif /* #ifndef CONFIG_SPL_BUILD */
  138. #endif /* #ifdef CONFIG_CHAIN_OF_TRUST */
  139. #endif