mpc5xxx_fec.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * (C) Copyright 2003-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * This file is based on mpc4200fec.c,
  6. * (C) Copyright Motorola, Inc., 2000
  7. */
  8. #include <common.h>
  9. #include <mpc5xxx.h>
  10. #include <mpc5xxx_sdma.h>
  11. #include <malloc.h>
  12. #include <net.h>
  13. #include <netdev.h>
  14. #include <miiphy.h>
  15. #include "mpc5xxx_fec.h"
  16. DECLARE_GLOBAL_DATA_PTR;
  17. /* #define DEBUG 0x28 */
  18. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  19. #error "CONFIG_MII has to be defined!"
  20. #endif
  21. #if (DEBUG & 0x60)
  22. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  23. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  24. #endif /* DEBUG */
  25. typedef struct {
  26. uint8 data[1500]; /* actual data */
  27. int length; /* actual length */
  28. int used; /* buffer in use or not */
  29. uint8 head[16]; /* MAC header(6 + 6 + 2) + 2(aligned) */
  30. } NBUF;
  31. int fec5xxx_miiphy_read(const char *devname, uint8 phyAddr, uint8 regAddr, uint16 *retVal);
  32. int fec5xxx_miiphy_write(const char *devname, uint8 phyAddr, uint8 regAddr, uint16 data);
  33. static int mpc5xxx_fec_init_phy(struct eth_device *dev, bd_t * bis);
  34. /********************************************************************/
  35. #if (DEBUG & 0x2)
  36. static void mpc5xxx_fec_phydump (char *devname)
  37. {
  38. uint16 phyStatus, i;
  39. uint8 phyAddr = CONFIG_PHY_ADDR;
  40. uint8 reg_mask[] = {
  41. #if CONFIG_PHY_TYPE == 0x79c874 /* AMD Am79C874 */
  42. /* regs to print: 0...7, 16...19, 21, 23, 24 */
  43. 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0,
  44. 1, 1, 1, 1, 0, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  45. #else
  46. /* regs to print: 0...8, 16...20 */
  47. 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  48. 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  49. #endif
  50. };
  51. for (i = 0; i < 32; i++) {
  52. if (reg_mask[i]) {
  53. miiphy_read(devname, phyAddr, i, &phyStatus);
  54. printf("Mii reg %d: 0x%04x\n", i, phyStatus);
  55. }
  56. }
  57. }
  58. #endif
  59. /********************************************************************/
  60. static int mpc5xxx_fec_rbd_init(mpc5xxx_fec_priv *fec)
  61. {
  62. int ix;
  63. char *data;
  64. static int once = 0;
  65. for (ix = 0; ix < FEC_RBD_NUM; ix++) {
  66. if (!once) {
  67. data = (char *)malloc(FEC_MAX_PKT_SIZE);
  68. if (data == NULL) {
  69. printf ("RBD INIT FAILED\n");
  70. return -1;
  71. }
  72. fec->rbdBase[ix].dataPointer = (uint32)data;
  73. }
  74. fec->rbdBase[ix].status = FEC_RBD_EMPTY;
  75. fec->rbdBase[ix].dataLength = 0;
  76. }
  77. once ++;
  78. /*
  79. * have the last RBD to close the ring
  80. */
  81. fec->rbdBase[ix - 1].status |= FEC_RBD_WRAP;
  82. fec->rbdIndex = 0;
  83. return 0;
  84. }
  85. /********************************************************************/
  86. static void mpc5xxx_fec_tbd_init(mpc5xxx_fec_priv *fec)
  87. {
  88. int ix;
  89. for (ix = 0; ix < FEC_TBD_NUM; ix++) {
  90. fec->tbdBase[ix].status = 0;
  91. }
  92. /*
  93. * Have the last TBD to close the ring
  94. */
  95. fec->tbdBase[ix - 1].status |= FEC_TBD_WRAP;
  96. /*
  97. * Initialize some indices
  98. */
  99. fec->tbdIndex = 0;
  100. fec->usedTbdIndex = 0;
  101. fec->cleanTbdNum = FEC_TBD_NUM;
  102. }
  103. /********************************************************************/
  104. static void mpc5xxx_fec_rbd_clean(mpc5xxx_fec_priv *fec, volatile FEC_RBD * pRbd)
  105. {
  106. /*
  107. * Reset buffer descriptor as empty
  108. */
  109. if ((fec->rbdIndex) == (FEC_RBD_NUM - 1))
  110. pRbd->status = (FEC_RBD_WRAP | FEC_RBD_EMPTY);
  111. else
  112. pRbd->status = FEC_RBD_EMPTY;
  113. pRbd->dataLength = 0;
  114. /*
  115. * Now, we have an empty RxBD, restart the SmartDMA receive task
  116. */
  117. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  118. /*
  119. * Increment BD count
  120. */
  121. fec->rbdIndex = (fec->rbdIndex + 1) % FEC_RBD_NUM;
  122. }
  123. /********************************************************************/
  124. static void mpc5xxx_fec_tbd_scrub(mpc5xxx_fec_priv *fec)
  125. {
  126. volatile FEC_TBD *pUsedTbd;
  127. #if (DEBUG & 0x1)
  128. printf ("tbd_scrub: fec->cleanTbdNum = %d, fec->usedTbdIndex = %d\n",
  129. fec->cleanTbdNum, fec->usedTbdIndex);
  130. #endif
  131. /*
  132. * process all the consumed TBDs
  133. */
  134. while (fec->cleanTbdNum < FEC_TBD_NUM) {
  135. pUsedTbd = &fec->tbdBase[fec->usedTbdIndex];
  136. if (pUsedTbd->status & FEC_TBD_READY) {
  137. #if (DEBUG & 0x20)
  138. printf("Cannot clean TBD %d, in use\n", fec->cleanTbdNum);
  139. #endif
  140. return;
  141. }
  142. /*
  143. * clean this buffer descriptor
  144. */
  145. if (fec->usedTbdIndex == (FEC_TBD_NUM - 1))
  146. pUsedTbd->status = FEC_TBD_WRAP;
  147. else
  148. pUsedTbd->status = 0;
  149. /*
  150. * update some indeces for a correct handling of the TBD ring
  151. */
  152. fec->cleanTbdNum++;
  153. fec->usedTbdIndex = (fec->usedTbdIndex + 1) % FEC_TBD_NUM;
  154. }
  155. }
  156. /********************************************************************/
  157. static void mpc5xxx_fec_set_hwaddr(mpc5xxx_fec_priv *fec, char *mac)
  158. {
  159. uint8 currByte; /* byte for which to compute the CRC */
  160. int byte; /* loop - counter */
  161. int bit; /* loop - counter */
  162. uint32 crc = 0xffffffff; /* initial value */
  163. /*
  164. * The algorithm used is the following:
  165. * we loop on each of the six bytes of the provided address,
  166. * and we compute the CRC by left-shifting the previous
  167. * value by one position, so that each bit in the current
  168. * byte of the address may contribute the calculation. If
  169. * the latter and the MSB in the CRC are different, then
  170. * the CRC value so computed is also ex-ored with the
  171. * "polynomium generator". The current byte of the address
  172. * is also shifted right by one bit at each iteration.
  173. * This is because the CRC generatore in hardware is implemented
  174. * as a shift-register with as many ex-ores as the radixes
  175. * in the polynomium. This suggests that we represent the
  176. * polynomiumm itself as a 32-bit constant.
  177. */
  178. for (byte = 0; byte < 6; byte++) {
  179. currByte = mac[byte];
  180. for (bit = 0; bit < 8; bit++) {
  181. if ((currByte & 0x01) ^ (crc & 0x01)) {
  182. crc >>= 1;
  183. crc = crc ^ 0xedb88320;
  184. } else {
  185. crc >>= 1;
  186. }
  187. currByte >>= 1;
  188. }
  189. }
  190. crc = crc >> 26;
  191. /*
  192. * Set individual hash table register
  193. */
  194. if (crc >= 32) {
  195. fec->eth->iaddr1 = (1 << (crc - 32));
  196. fec->eth->iaddr2 = 0;
  197. } else {
  198. fec->eth->iaddr1 = 0;
  199. fec->eth->iaddr2 = (1 << crc);
  200. }
  201. /*
  202. * Set physical address
  203. */
  204. fec->eth->paddr1 = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
  205. fec->eth->paddr2 = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
  206. }
  207. /********************************************************************/
  208. static int mpc5xxx_fec_init(struct eth_device *dev, bd_t * bis)
  209. {
  210. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  211. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  212. #if (DEBUG & 0x1)
  213. printf ("mpc5xxx_fec_init... Begin\n");
  214. #endif
  215. mpc5xxx_fec_init_phy(dev, bis);
  216. /*
  217. * Call board-specific PHY fixups (if any)
  218. */
  219. #ifdef CONFIG_RESET_PHY_R
  220. reset_phy();
  221. #endif
  222. /*
  223. * Initialize RxBD/TxBD rings
  224. */
  225. mpc5xxx_fec_rbd_init(fec);
  226. mpc5xxx_fec_tbd_init(fec);
  227. /*
  228. * Clear FEC-Lite interrupt event register(IEVENT)
  229. */
  230. fec->eth->ievent = 0xffffffff;
  231. /*
  232. * Set interrupt mask register
  233. */
  234. fec->eth->imask = 0x00000000;
  235. /*
  236. * Set FEC-Lite receive control register(R_CNTRL):
  237. */
  238. if (fec->xcv_type == SEVENWIRE) {
  239. /*
  240. * Frame length=1518; 7-wire mode
  241. */
  242. fec->eth->r_cntrl = 0x05ee0020; /*0x05ee0000;FIXME */
  243. } else {
  244. /*
  245. * Frame length=1518; MII mode;
  246. */
  247. fec->eth->r_cntrl = 0x05ee0024; /*0x05ee0004;FIXME */
  248. }
  249. fec->eth->x_cntrl = 0x00000000; /* half-duplex, heartbeat disabled */
  250. /*
  251. * Set Opcode/Pause Duration Register
  252. */
  253. fec->eth->op_pause = 0x00010020; /*FIXME 0xffff0020; */
  254. /*
  255. * Set Rx FIFO alarm and granularity value
  256. */
  257. fec->eth->rfifo_cntrl = 0x0c000000
  258. | (fec->eth->rfifo_cntrl & ~0x0f000000);
  259. fec->eth->rfifo_alarm = 0x0000030c;
  260. #if (DEBUG & 0x22)
  261. if (fec->eth->rfifo_status & 0x00700000 ) {
  262. printf("mpc5xxx_fec_init() RFIFO error\n");
  263. }
  264. #endif
  265. /*
  266. * Set Tx FIFO granularity value
  267. */
  268. fec->eth->tfifo_cntrl = 0x0c000000
  269. | (fec->eth->tfifo_cntrl & ~0x0f000000);
  270. #if (DEBUG & 0x2)
  271. printf("tfifo_status: 0x%08x\n", fec->eth->tfifo_status);
  272. printf("tfifo_alarm: 0x%08x\n", fec->eth->tfifo_alarm);
  273. #endif
  274. /*
  275. * Set transmit fifo watermark register(X_WMRK), default = 64
  276. */
  277. fec->eth->tfifo_alarm = 0x00000080;
  278. fec->eth->x_wmrk = 0x2;
  279. /*
  280. * Set individual address filter for unicast address
  281. * and set physical address registers.
  282. */
  283. mpc5xxx_fec_set_hwaddr(fec, (char *)dev->enetaddr);
  284. /*
  285. * Set multicast address filter
  286. */
  287. fec->eth->gaddr1 = 0x00000000;
  288. fec->eth->gaddr2 = 0x00000000;
  289. /*
  290. * Turn ON cheater FSM: ????
  291. */
  292. fec->eth->xmit_fsm = 0x03000000;
  293. /*
  294. * Turn off COMM bus prefetch in the MPC5200 BestComm. It doesn't
  295. * work w/ the current receive task.
  296. */
  297. sdma->PtdCntrl |= 0x00000001;
  298. /*
  299. * Set priority of different initiators
  300. */
  301. sdma->IPR0 = 7; /* always */
  302. sdma->IPR3 = 6; /* Eth RX */
  303. sdma->IPR4 = 5; /* Eth Tx */
  304. /*
  305. * Clear SmartDMA task interrupt pending bits
  306. */
  307. SDMA_CLEAR_IEVENT(FEC_RECV_TASK_NO);
  308. /*
  309. * Initialize SmartDMA parameters stored in SRAM
  310. */
  311. *(volatile int *)FEC_TBD_BASE = (int)fec->tbdBase;
  312. *(volatile int *)FEC_RBD_BASE = (int)fec->rbdBase;
  313. *(volatile int *)FEC_TBD_NEXT = (int)fec->tbdBase;
  314. *(volatile int *)FEC_RBD_NEXT = (int)fec->rbdBase;
  315. /*
  316. * Enable FEC-Lite controller
  317. */
  318. fec->eth->ecntrl |= 0x00000006;
  319. #if (DEBUG & 0x2)
  320. if (fec->xcv_type != SEVENWIRE)
  321. mpc5xxx_fec_phydump (dev->name);
  322. #endif
  323. /*
  324. * Enable SmartDMA receive task
  325. */
  326. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  327. #if (DEBUG & 0x1)
  328. printf("mpc5xxx_fec_init... Done \n");
  329. #endif
  330. return 1;
  331. }
  332. /********************************************************************/
  333. static int mpc5xxx_fec_init_phy(struct eth_device *dev, bd_t * bis)
  334. {
  335. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  336. const uint8 phyAddr = CONFIG_PHY_ADDR; /* Only one PHY */
  337. static int initialized = 0;
  338. if(initialized)
  339. return 0;
  340. initialized = 1;
  341. #if (DEBUG & 0x1)
  342. printf ("mpc5xxx_fec_init_phy... Begin\n");
  343. #endif
  344. /*
  345. * Initialize GPIO pins
  346. */
  347. if (fec->xcv_type == SEVENWIRE) {
  348. /* 10MBit with 7-wire operation */
  349. #if defined(CONFIG_TOTAL5200)
  350. /* 7-wire and USB2 on Ethernet */
  351. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00030000;
  352. #else /* !CONFIG_TOTAL5200 */
  353. /* 7-wire only */
  354. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00020000;
  355. #endif /* CONFIG_TOTAL5200 */
  356. } else {
  357. /* 100MBit with MD operation */
  358. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00050000;
  359. }
  360. /*
  361. * Clear FEC-Lite interrupt event register(IEVENT)
  362. */
  363. fec->eth->ievent = 0xffffffff;
  364. /*
  365. * Set interrupt mask register
  366. */
  367. fec->eth->imask = 0x00000000;
  368. /*
  369. * In original Promess-provided code PHY initialization is disabled with the
  370. * following comment: "Phy initialization is DISABLED for now. There was a
  371. * problem with running 100 Mbps on PRO board". Thus we temporarily disable
  372. * PHY initialization for the Motion-PRO board, until a proper fix is found.
  373. */
  374. if (fec->xcv_type != SEVENWIRE) {
  375. /*
  376. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  377. * and do not drop the Preamble.
  378. * No MII for 7-wire mode
  379. */
  380. fec->eth->mii_speed = (((gd->arch.ipb_clk >> 20) / 5) << 1);
  381. }
  382. if (fec->xcv_type != SEVENWIRE) {
  383. /*
  384. * Initialize PHY(LXT971A):
  385. *
  386. * Generally, on power up, the LXT971A reads its configuration
  387. * pins to check for forced operation, If not cofigured for
  388. * forced operation, it uses auto-negotiation/parallel detection
  389. * to automatically determine line operating conditions.
  390. * If the PHY device on the other side of the link supports
  391. * auto-negotiation, the LXT971A auto-negotiates with it
  392. * using Fast Link Pulse(FLP) Bursts. If the PHY partner does not
  393. * support auto-negotiation, the LXT971A automatically detects
  394. * the presence of either link pulses(10Mbps PHY) or Idle
  395. * symbols(100Mbps) and sets its operating conditions accordingly.
  396. *
  397. * When auto-negotiation is controlled by software, the following
  398. * steps are recommended.
  399. *
  400. * Note:
  401. * The physical address is dependent on hardware configuration.
  402. *
  403. */
  404. int timeout = 1;
  405. uint16 phyStatus;
  406. /*
  407. * Reset PHY, then delay 300ns
  408. */
  409. miiphy_write(dev->name, phyAddr, 0x0, 0x8000);
  410. udelay(1000);
  411. #if defined(CONFIG_UC101) || defined(CONFIG_MUCMC52)
  412. /* Set the LED configuration Register for the UC101
  413. and MUCMC52 Board */
  414. miiphy_write(dev->name, phyAddr, 0x14, 0x4122);
  415. #endif
  416. if (fec->xcv_type == MII10) {
  417. /*
  418. * Force 10Base-T, FDX operation
  419. */
  420. #if (DEBUG & 0x2)
  421. printf("Forcing 10 Mbps ethernet link... ");
  422. #endif
  423. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  424. /*
  425. miiphy_write(dev->name, fec, phyAddr, 0x0, 0x0100);
  426. */
  427. miiphy_write(dev->name, phyAddr, 0x0, 0x0180);
  428. timeout = 20;
  429. do { /* wait for link status to go down */
  430. udelay(10000);
  431. if ((timeout--) == 0) {
  432. #if (DEBUG & 0x2)
  433. printf("hmmm, should not have waited...");
  434. #endif
  435. break;
  436. }
  437. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  438. #if (DEBUG & 0x2)
  439. printf("=");
  440. #endif
  441. } while ((phyStatus & 0x0004)); /* !link up */
  442. timeout = 1000;
  443. do { /* wait for link status to come back up */
  444. udelay(10000);
  445. if ((timeout--) == 0) {
  446. printf("failed. Link is down.\n");
  447. break;
  448. }
  449. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  450. #if (DEBUG & 0x2)
  451. printf("+");
  452. #endif
  453. } while (!(phyStatus & 0x0004)); /* !link up */
  454. #if (DEBUG & 0x2)
  455. printf ("done.\n");
  456. #endif
  457. } else { /* MII100 */
  458. /*
  459. * Set the auto-negotiation advertisement register bits
  460. */
  461. miiphy_write(dev->name, phyAddr, 0x4, 0x01e1);
  462. /*
  463. * Set MDIO bit 0.12 = 1(&& bit 0.9=1?) to enable auto-negotiation
  464. */
  465. miiphy_write(dev->name, phyAddr, 0x0, 0x1200);
  466. /*
  467. * Wait for AN completion
  468. */
  469. timeout = 5000;
  470. do {
  471. udelay(1000);
  472. if ((timeout--) == 0) {
  473. #if (DEBUG & 0x2)
  474. printf("PHY auto neg 0 failed...\n");
  475. #endif
  476. return -1;
  477. }
  478. if (miiphy_read(dev->name, phyAddr, 0x1, &phyStatus) != 0) {
  479. #if (DEBUG & 0x2)
  480. printf("PHY auto neg 1 failed 0x%04x...\n", phyStatus);
  481. #endif
  482. return -1;
  483. }
  484. } while (!(phyStatus & 0x0004));
  485. #if (DEBUG & 0x2)
  486. printf("PHY auto neg complete! \n");
  487. #endif
  488. }
  489. }
  490. #if (DEBUG & 0x2)
  491. if (fec->xcv_type != SEVENWIRE)
  492. mpc5xxx_fec_phydump (dev->name);
  493. #endif
  494. #if (DEBUG & 0x1)
  495. printf("mpc5xxx_fec_init_phy... Done \n");
  496. #endif
  497. return 1;
  498. }
  499. /********************************************************************/
  500. static void mpc5xxx_fec_halt(struct eth_device *dev)
  501. {
  502. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  503. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  504. int counter = 0xffff;
  505. #if (DEBUG & 0x2)
  506. if (fec->xcv_type != SEVENWIRE)
  507. mpc5xxx_fec_phydump (dev->name);
  508. #endif
  509. /*
  510. * mask FEC chip interrupts
  511. */
  512. fec->eth->imask = 0;
  513. /*
  514. * issue graceful stop command to the FEC transmitter if necessary
  515. */
  516. fec->eth->x_cntrl |= 0x00000001;
  517. /*
  518. * wait for graceful stop to register
  519. */
  520. while ((counter--) && (!(fec->eth->ievent & 0x10000000))) ;
  521. /*
  522. * Disable SmartDMA tasks
  523. */
  524. SDMA_TASK_DISABLE (FEC_XMIT_TASK_NO);
  525. SDMA_TASK_DISABLE (FEC_RECV_TASK_NO);
  526. /*
  527. * Turn on COMM bus prefetch in the MPC5200 BestComm after we're
  528. * done. It doesn't work w/ the current receive task.
  529. */
  530. sdma->PtdCntrl &= ~0x00000001;
  531. /*
  532. * Disable the Ethernet Controller
  533. */
  534. fec->eth->ecntrl &= 0xfffffffd;
  535. /*
  536. * Clear FIFO status registers
  537. */
  538. fec->eth->rfifo_status &= 0x00700000;
  539. fec->eth->tfifo_status &= 0x00700000;
  540. fec->eth->reset_cntrl = 0x01000000;
  541. /*
  542. * Issue a reset command to the FEC chip
  543. */
  544. fec->eth->ecntrl |= 0x1;
  545. /*
  546. * wait at least 16 clock cycles
  547. */
  548. udelay(10);
  549. /* don't leave the MII speed set to zero */
  550. if (fec->xcv_type != SEVENWIRE) {
  551. /*
  552. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  553. * and do not drop the Preamble.
  554. * No MII for 7-wire mode
  555. */
  556. fec->eth->mii_speed = (((gd->arch.ipb_clk >> 20) / 5) << 1);
  557. }
  558. #if (DEBUG & 0x3)
  559. printf("Ethernet task stopped\n");
  560. #endif
  561. }
  562. #if (DEBUG & 0x60)
  563. /********************************************************************/
  564. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  565. {
  566. uint16 phyAddr = CONFIG_PHY_ADDR;
  567. uint16 phyStatus;
  568. if ((fec->eth->tfifo_lrf_ptr != fec->eth->tfifo_lwf_ptr)
  569. || (fec->eth->tfifo_rdptr != fec->eth->tfifo_wrptr)) {
  570. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  571. printf("\nphyStatus: 0x%04x\n", phyStatus);
  572. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  573. printf("ievent: 0x%08x\n", fec->eth->ievent);
  574. printf("x_status: 0x%08x\n", fec->eth->x_status);
  575. printf("tfifo: status 0x%08x\n", fec->eth->tfifo_status);
  576. printf(" control 0x%08x\n", fec->eth->tfifo_cntrl);
  577. printf(" lrfp 0x%08x\n", fec->eth->tfifo_lrf_ptr);
  578. printf(" lwfp 0x%08x\n", fec->eth->tfifo_lwf_ptr);
  579. printf(" alarm 0x%08x\n", fec->eth->tfifo_alarm);
  580. printf(" readptr 0x%08x\n", fec->eth->tfifo_rdptr);
  581. printf(" writptr 0x%08x\n", fec->eth->tfifo_wrptr);
  582. }
  583. }
  584. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  585. {
  586. uint16 phyAddr = CONFIG_PHY_ADDR;
  587. uint16 phyStatus;
  588. if ((fec->eth->rfifo_lrf_ptr != fec->eth->rfifo_lwf_ptr)
  589. || (fec->eth->rfifo_rdptr != fec->eth->rfifo_wrptr)) {
  590. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  591. printf("\nphyStatus: 0x%04x\n", phyStatus);
  592. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  593. printf("ievent: 0x%08x\n", fec->eth->ievent);
  594. printf("x_status: 0x%08x\n", fec->eth->x_status);
  595. printf("rfifo: status 0x%08x\n", fec->eth->rfifo_status);
  596. printf(" control 0x%08x\n", fec->eth->rfifo_cntrl);
  597. printf(" lrfp 0x%08x\n", fec->eth->rfifo_lrf_ptr);
  598. printf(" lwfp 0x%08x\n", fec->eth->rfifo_lwf_ptr);
  599. printf(" alarm 0x%08x\n", fec->eth->rfifo_alarm);
  600. printf(" readptr 0x%08x\n", fec->eth->rfifo_rdptr);
  601. printf(" writptr 0x%08x\n", fec->eth->rfifo_wrptr);
  602. }
  603. }
  604. #endif /* DEBUG */
  605. /********************************************************************/
  606. static int mpc5xxx_fec_send(struct eth_device *dev, void *eth_data,
  607. int data_length)
  608. {
  609. /*
  610. * This routine transmits one frame. This routine only accepts
  611. * 6-byte Ethernet addresses.
  612. */
  613. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  614. volatile FEC_TBD *pTbd;
  615. #if (DEBUG & 0x20)
  616. printf("tbd status: 0x%04x\n", fec->tbdBase[0].status);
  617. tfifo_print(dev->name, fec);
  618. #endif
  619. /*
  620. * Clear Tx BD ring at first
  621. */
  622. mpc5xxx_fec_tbd_scrub(fec);
  623. /*
  624. * Check for valid length of data.
  625. */
  626. if ((data_length > 1500) || (data_length <= 0)) {
  627. return -1;
  628. }
  629. /*
  630. * Check the number of vacant TxBDs.
  631. */
  632. if (fec->cleanTbdNum < 1) {
  633. #if (DEBUG & 0x20)
  634. printf("No available TxBDs ...\n");
  635. #endif
  636. return -1;
  637. }
  638. /*
  639. * Get the first TxBD to send the mac header
  640. */
  641. pTbd = &fec->tbdBase[fec->tbdIndex];
  642. pTbd->dataLength = data_length;
  643. pTbd->dataPointer = (uint32)eth_data;
  644. pTbd->status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
  645. fec->tbdIndex = (fec->tbdIndex + 1) % FEC_TBD_NUM;
  646. #if (DEBUG & 0x100)
  647. printf("SDMA_TASK_ENABLE, fec->tbdIndex = %d \n", fec->tbdIndex);
  648. #endif
  649. /*
  650. * Kick the MII i/f
  651. */
  652. if (fec->xcv_type != SEVENWIRE) {
  653. uint16 phyStatus;
  654. miiphy_read(dev->name, 0, 0x1, &phyStatus);
  655. }
  656. /*
  657. * Enable SmartDMA transmit task
  658. */
  659. #if (DEBUG & 0x20)
  660. tfifo_print(dev->name, fec);
  661. #endif
  662. SDMA_TASK_ENABLE (FEC_XMIT_TASK_NO);
  663. #if (DEBUG & 0x20)
  664. tfifo_print(dev->name, fec);
  665. #endif
  666. #if (DEBUG & 0x8)
  667. printf( "+" );
  668. #endif
  669. fec->cleanTbdNum -= 1;
  670. #if (DEBUG & 0x129) && (DEBUG & 0x80000000)
  671. printf ("smartDMA ethernet Tx task enabled\n");
  672. #endif
  673. /*
  674. * wait until frame is sent .
  675. */
  676. while (pTbd->status & FEC_TBD_READY) {
  677. udelay(10);
  678. #if (DEBUG & 0x8)
  679. printf ("TDB status = %04x\n", pTbd->status);
  680. #endif
  681. }
  682. return 0;
  683. }
  684. /********************************************************************/
  685. static int mpc5xxx_fec_recv(struct eth_device *dev)
  686. {
  687. /*
  688. * This command pulls one frame from the card
  689. */
  690. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  691. volatile FEC_RBD *pRbd = &fec->rbdBase[fec->rbdIndex];
  692. unsigned long ievent;
  693. int frame_length, len = 0;
  694. NBUF *frame;
  695. uchar buff[FEC_MAX_PKT_SIZE];
  696. #if (DEBUG & 0x1)
  697. printf ("mpc5xxx_fec_recv %d Start...\n", fec->rbdIndex);
  698. #endif
  699. #if (DEBUG & 0x8)
  700. printf( "-" );
  701. #endif
  702. /*
  703. * Check if any critical events have happened
  704. */
  705. ievent = fec->eth->ievent;
  706. fec->eth->ievent = ievent;
  707. if (ievent & 0x20060000) {
  708. /* BABT, Rx/Tx FIFO errors */
  709. mpc5xxx_fec_halt(dev);
  710. mpc5xxx_fec_init(dev, NULL);
  711. return 0;
  712. }
  713. if (ievent & 0x80000000) {
  714. /* Heartbeat error */
  715. fec->eth->x_cntrl |= 0x00000001;
  716. }
  717. if (ievent & 0x10000000) {
  718. /* Graceful stop complete */
  719. if (fec->eth->x_cntrl & 0x00000001) {
  720. mpc5xxx_fec_halt(dev);
  721. fec->eth->x_cntrl &= ~0x00000001;
  722. mpc5xxx_fec_init(dev, NULL);
  723. }
  724. }
  725. if (!(pRbd->status & FEC_RBD_EMPTY)) {
  726. if ((pRbd->status & FEC_RBD_LAST) && !(pRbd->status & FEC_RBD_ERR) &&
  727. ((pRbd->dataLength - 4) > 14)) {
  728. /*
  729. * Get buffer address and size
  730. */
  731. frame = (NBUF *)pRbd->dataPointer;
  732. frame_length = pRbd->dataLength - 4;
  733. #if (DEBUG & 0x20)
  734. {
  735. int i;
  736. printf("recv data hdr:");
  737. for (i = 0; i < 14; i++)
  738. printf("%x ", *(frame->head + i));
  739. printf("\n");
  740. }
  741. #endif
  742. /*
  743. * Fill the buffer and pass it to upper layers
  744. */
  745. memcpy(buff, frame->head, 14);
  746. memcpy(buff + 14, frame->data, frame_length);
  747. NetReceive(buff, frame_length);
  748. len = frame_length;
  749. }
  750. /*
  751. * Reset buffer descriptor as empty
  752. */
  753. mpc5xxx_fec_rbd_clean(fec, pRbd);
  754. }
  755. SDMA_CLEAR_IEVENT (FEC_RECV_TASK_NO);
  756. return len;
  757. }
  758. /********************************************************************/
  759. int mpc5xxx_fec_initialize(bd_t * bis)
  760. {
  761. mpc5xxx_fec_priv *fec;
  762. struct eth_device *dev;
  763. char *tmp, *end;
  764. char env_enetaddr[6];
  765. int i;
  766. fec = (mpc5xxx_fec_priv *)malloc(sizeof(*fec));
  767. dev = (struct eth_device *)malloc(sizeof(*dev));
  768. memset(dev, 0, sizeof *dev);
  769. fec->eth = (ethernet_regs *)MPC5XXX_FEC;
  770. fec->tbdBase = (FEC_TBD *)FEC_BD_BASE;
  771. fec->rbdBase = (FEC_RBD *)(FEC_BD_BASE + FEC_TBD_NUM * sizeof(FEC_TBD));
  772. #if defined(CONFIG_MPC5xxx_FEC_MII100)
  773. fec->xcv_type = MII100;
  774. #elif defined(CONFIG_MPC5xxx_FEC_MII10)
  775. fec->xcv_type = MII10;
  776. #elif defined(CONFIG_MPC5xxx_FEC_SEVENWIRE)
  777. fec->xcv_type = SEVENWIRE;
  778. #else
  779. #error fec->xcv_type not initialized.
  780. #endif
  781. if (fec->xcv_type != SEVENWIRE) {
  782. /*
  783. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  784. * and do not drop the Preamble.
  785. * No MII for 7-wire mode
  786. */
  787. fec->eth->mii_speed = (((gd->arch.ipb_clk >> 20) / 5) << 1);
  788. }
  789. dev->priv = (void *)fec;
  790. dev->iobase = MPC5XXX_FEC;
  791. dev->init = mpc5xxx_fec_init;
  792. dev->halt = mpc5xxx_fec_halt;
  793. dev->send = mpc5xxx_fec_send;
  794. dev->recv = mpc5xxx_fec_recv;
  795. sprintf(dev->name, "FEC");
  796. eth_register(dev);
  797. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  798. miiphy_register (dev->name,
  799. fec5xxx_miiphy_read, fec5xxx_miiphy_write);
  800. #endif
  801. /*
  802. * Try to set the mac address now. The fec mac address is
  803. * a garbage after reset. When not using fec for booting
  804. * the Linux fec driver will try to work with this garbage.
  805. */
  806. tmp = getenv("ethaddr");
  807. if (tmp) {
  808. for (i=0; i<6; i++) {
  809. env_enetaddr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
  810. if (tmp)
  811. tmp = (*end) ? end+1 : end;
  812. }
  813. mpc5xxx_fec_set_hwaddr(fec, env_enetaddr);
  814. }
  815. return 1;
  816. }
  817. /* MII-interface related functions */
  818. /********************************************************************/
  819. int fec5xxx_miiphy_read(const char *devname, uint8 phyAddr, uint8 regAddr, uint16 * retVal)
  820. {
  821. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  822. uint32 reg; /* convenient holder for the PHY register */
  823. uint32 phy; /* convenient holder for the PHY */
  824. int timeout = 0xffff;
  825. /*
  826. * reading from any PHY's register is done by properly
  827. * programming the FEC's MII data register.
  828. */
  829. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  830. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  831. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA | phy | reg);
  832. /*
  833. * wait for the related interrupt
  834. */
  835. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  836. if (timeout == 0) {
  837. #if (DEBUG & 0x2)
  838. printf ("Read MDIO failed...\n");
  839. #endif
  840. return -1;
  841. }
  842. /*
  843. * clear mii interrupt bit
  844. */
  845. eth->ievent = 0x00800000;
  846. /*
  847. * it's now safe to read the PHY's register
  848. */
  849. *retVal = (uint16) eth->mii_data;
  850. return 0;
  851. }
  852. /********************************************************************/
  853. int fec5xxx_miiphy_write(const char *devname, uint8 phyAddr, uint8 regAddr, uint16 data)
  854. {
  855. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  856. uint32 reg; /* convenient holder for the PHY register */
  857. uint32 phy; /* convenient holder for the PHY */
  858. int timeout = 0xffff;
  859. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  860. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  861. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
  862. FEC_MII_DATA_TA | phy | reg | data);
  863. /*
  864. * wait for the MII interrupt
  865. */
  866. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  867. if (timeout == 0) {
  868. #if (DEBUG & 0x2)
  869. printf ("Write MDIO failed...\n");
  870. #endif
  871. return -1;
  872. }
  873. /*
  874. * clear MII interrupt bit
  875. */
  876. eth->ievent = 0x00800000;
  877. return 0;
  878. }