stm32_gpio.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * (C) Copyright 2011
  3. * Yuri Tikhonov, Emcraft Systems, yur@emcraft.com
  4. *
  5. * (C) Copyright 2015
  6. * Kamil Lulko, <kamil.lulko@gmail.com>
  7. *
  8. * Copyright 2015 ATS Advanced Telematics Systems GmbH
  9. * Copyright 2015 Konsulko Group, Matt Porter <mporter@konsulko.com>
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <asm/io.h>
  15. #include <asm/errno.h>
  16. #include <asm/arch/stm32.h>
  17. #include <asm/arch/gpio.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. #if defined(CONFIG_STM32F4)
  20. #define STM32_GPIOA_BASE (STM32_AHB1PERIPH_BASE + 0x0000)
  21. #define STM32_GPIOB_BASE (STM32_AHB1PERIPH_BASE + 0x0400)
  22. #define STM32_GPIOC_BASE (STM32_AHB1PERIPH_BASE + 0x0800)
  23. #define STM32_GPIOD_BASE (STM32_AHB1PERIPH_BASE + 0x0C00)
  24. #define STM32_GPIOE_BASE (STM32_AHB1PERIPH_BASE + 0x1000)
  25. #define STM32_GPIOF_BASE (STM32_AHB1PERIPH_BASE + 0x1400)
  26. #define STM32_GPIOG_BASE (STM32_AHB1PERIPH_BASE + 0x1800)
  27. #define STM32_GPIOH_BASE (STM32_AHB1PERIPH_BASE + 0x1C00)
  28. #define STM32_GPIOI_BASE (STM32_AHB1PERIPH_BASE + 0x2000)
  29. static const unsigned long io_base[] = {
  30. STM32_GPIOA_BASE, STM32_GPIOB_BASE, STM32_GPIOC_BASE,
  31. STM32_GPIOD_BASE, STM32_GPIOE_BASE, STM32_GPIOF_BASE,
  32. STM32_GPIOG_BASE, STM32_GPIOH_BASE, STM32_GPIOI_BASE
  33. };
  34. struct stm32_gpio_regs {
  35. u32 moder; /* GPIO port mode */
  36. u32 otyper; /* GPIO port output type */
  37. u32 ospeedr; /* GPIO port output speed */
  38. u32 pupdr; /* GPIO port pull-up/pull-down */
  39. u32 idr; /* GPIO port input data */
  40. u32 odr; /* GPIO port output data */
  41. u32 bsrr; /* GPIO port bit set/reset */
  42. u32 lckr; /* GPIO port configuration lock */
  43. u32 afr[2]; /* GPIO alternate function */
  44. };
  45. #define CHECK_DSC(x) (!x || x->port > 8 || x->pin > 15)
  46. #define CHECK_CTL(x) (!x || x->af > 15 || x->mode > 3 || x->otype > 1 || \
  47. x->pupd > 2 || x->speed > 3)
  48. int stm32_gpio_config(const struct stm32_gpio_dsc *dsc,
  49. const struct stm32_gpio_ctl *ctl)
  50. {
  51. struct stm32_gpio_regs *gpio_regs;
  52. u32 i;
  53. int rv;
  54. if (CHECK_DSC(dsc)) {
  55. rv = -EINVAL;
  56. goto out;
  57. }
  58. if (CHECK_CTL(ctl)) {
  59. rv = -EINVAL;
  60. goto out;
  61. }
  62. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  63. setbits_le32(&STM32_RCC->ahb1enr, 1 << dsc->port);
  64. i = (dsc->pin & 0x07) * 4;
  65. clrsetbits_le32(&gpio_regs->afr[dsc->pin >> 3], 0xF << i, ctl->af << i);
  66. i = dsc->pin * 2;
  67. clrsetbits_le32(&gpio_regs->moder, 0x3 << i, ctl->mode << i);
  68. clrsetbits_le32(&gpio_regs->otyper, 0x3 << i, ctl->otype << i);
  69. clrsetbits_le32(&gpio_regs->ospeedr, 0x3 << i, ctl->speed << i);
  70. clrsetbits_le32(&gpio_regs->pupdr, 0x3 << i, ctl->pupd << i);
  71. rv = 0;
  72. out:
  73. return rv;
  74. }
  75. #elif defined(CONFIG_STM32F1)
  76. #define STM32_GPIOA_BASE (STM32_APB2PERIPH_BASE + 0x0800)
  77. #define STM32_GPIOB_BASE (STM32_APB2PERIPH_BASE + 0x0C00)
  78. #define STM32_GPIOC_BASE (STM32_APB2PERIPH_BASE + 0x1000)
  79. #define STM32_GPIOD_BASE (STM32_APB2PERIPH_BASE + 0x1400)
  80. #define STM32_GPIOE_BASE (STM32_APB2PERIPH_BASE + 0x1800)
  81. #define STM32_GPIOF_BASE (STM32_APB2PERIPH_BASE + 0x1C00)
  82. #define STM32_GPIOG_BASE (STM32_APB2PERIPH_BASE + 0x2000)
  83. static const unsigned long io_base[] = {
  84. STM32_GPIOA_BASE, STM32_GPIOB_BASE, STM32_GPIOC_BASE,
  85. STM32_GPIOD_BASE, STM32_GPIOE_BASE, STM32_GPIOF_BASE,
  86. STM32_GPIOG_BASE
  87. };
  88. #define STM32_GPIO_CR_MODE_MASK 0x3
  89. #define STM32_GPIO_CR_MODE_SHIFT(p) (p * 4)
  90. #define STM32_GPIO_CR_CNF_MASK 0x3
  91. #define STM32_GPIO_CR_CNF_SHIFT(p) (p * 4 + 2)
  92. struct stm32_gpio_regs {
  93. u32 crl; /* GPIO port configuration low */
  94. u32 crh; /* GPIO port configuration high */
  95. u32 idr; /* GPIO port input data */
  96. u32 odr; /* GPIO port output data */
  97. u32 bsrr; /* GPIO port bit set/reset */
  98. u32 brr; /* GPIO port bit reset */
  99. u32 lckr; /* GPIO port configuration lock */
  100. };
  101. #define CHECK_DSC(x) (!x || x->port > 6 || x->pin > 15)
  102. #define CHECK_CTL(x) (!x || x->mode > 3 || x->icnf > 3 || x->ocnf > 3 || \
  103. x->pupd > 1)
  104. int stm32_gpio_config(const struct stm32_gpio_dsc *dsc,
  105. const struct stm32_gpio_ctl *ctl)
  106. {
  107. struct stm32_gpio_regs *gpio_regs;
  108. u32 *cr;
  109. int p, crp;
  110. int rv;
  111. if (CHECK_DSC(dsc)) {
  112. rv = -EINVAL;
  113. goto out;
  114. }
  115. if (CHECK_CTL(ctl)) {
  116. rv = -EINVAL;
  117. goto out;
  118. }
  119. p = dsc->pin;
  120. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  121. /* Enable clock for GPIO port */
  122. setbits_le32(&STM32_RCC->apb2enr, 0x04 << dsc->port);
  123. if (p < 8) {
  124. cr = &gpio_regs->crl;
  125. crp = p;
  126. } else {
  127. cr = &gpio_regs->crh;
  128. crp = p - 8;
  129. }
  130. clrbits_le32(cr, 0x3 << STM32_GPIO_CR_MODE_SHIFT(crp));
  131. setbits_le32(cr, ctl->mode << STM32_GPIO_CR_MODE_SHIFT(crp));
  132. clrbits_le32(cr, 0x3 << STM32_GPIO_CR_CNF_SHIFT(crp));
  133. /* Inputs set the optional pull up / pull down */
  134. if (ctl->mode == STM32_GPIO_MODE_IN) {
  135. setbits_le32(cr, ctl->icnf << STM32_GPIO_CR_CNF_SHIFT(crp));
  136. clrbits_le32(&gpio_regs->odr, 0x1 << p);
  137. setbits_le32(&gpio_regs->odr, ctl->pupd << p);
  138. } else {
  139. setbits_le32(cr, ctl->ocnf << STM32_GPIO_CR_CNF_SHIFT(crp));
  140. }
  141. rv = 0;
  142. out:
  143. return rv;
  144. }
  145. #else
  146. #error STM32 family not supported
  147. #endif
  148. int stm32_gpout_set(const struct stm32_gpio_dsc *dsc, int state)
  149. {
  150. struct stm32_gpio_regs *gpio_regs;
  151. int rv;
  152. if (CHECK_DSC(dsc)) {
  153. rv = -EINVAL;
  154. goto out;
  155. }
  156. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  157. if (state)
  158. writel(1 << dsc->pin, &gpio_regs->bsrr);
  159. else
  160. writel(1 << (dsc->pin + 16), &gpio_regs->bsrr);
  161. rv = 0;
  162. out:
  163. return rv;
  164. }
  165. int stm32_gpin_get(const struct stm32_gpio_dsc *dsc)
  166. {
  167. struct stm32_gpio_regs *gpio_regs;
  168. int rv;
  169. if (CHECK_DSC(dsc)) {
  170. rv = -EINVAL;
  171. goto out;
  172. }
  173. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  174. rv = readl(&gpio_regs->idr) & (1 << dsc->pin);
  175. out:
  176. return rv;
  177. }
  178. /* Common GPIO API */
  179. int gpio_request(unsigned gpio, const char *label)
  180. {
  181. return 0;
  182. }
  183. int gpio_free(unsigned gpio)
  184. {
  185. return 0;
  186. }
  187. int gpio_direction_input(unsigned gpio)
  188. {
  189. struct stm32_gpio_dsc dsc;
  190. struct stm32_gpio_ctl ctl;
  191. dsc.port = stm32_gpio_to_port(gpio);
  192. dsc.pin = stm32_gpio_to_pin(gpio);
  193. #if defined(CONFIG_STM32F4)
  194. ctl.af = STM32_GPIO_AF0;
  195. ctl.mode = STM32_GPIO_MODE_IN;
  196. ctl.otype = STM32_GPIO_OTYPE_PP;
  197. ctl.pupd = STM32_GPIO_PUPD_NO;
  198. ctl.speed = STM32_GPIO_SPEED_50M;
  199. #elif defined(CONFIG_STM32F1)
  200. ctl.mode = STM32_GPIO_MODE_IN;
  201. ctl.icnf = STM32_GPIO_ICNF_IN_FLT;
  202. ctl.ocnf = STM32_GPIO_OCNF_GP_PP; /* ignored for input */
  203. ctl.pupd = STM32_GPIO_PUPD_UP; /* ignored for floating */
  204. #else
  205. #error STM32 family not supported
  206. #endif
  207. return stm32_gpio_config(&dsc, &ctl);
  208. }
  209. int gpio_direction_output(unsigned gpio, int value)
  210. {
  211. struct stm32_gpio_dsc dsc;
  212. struct stm32_gpio_ctl ctl;
  213. int res;
  214. dsc.port = stm32_gpio_to_port(gpio);
  215. dsc.pin = stm32_gpio_to_pin(gpio);
  216. #if defined(CONFIG_STM32F4)
  217. ctl.af = STM32_GPIO_AF0;
  218. ctl.mode = STM32_GPIO_MODE_OUT;
  219. ctl.pupd = STM32_GPIO_PUPD_NO;
  220. ctl.speed = STM32_GPIO_SPEED_50M;
  221. #elif defined(CONFIG_STM32F1)
  222. ctl.mode = STM32_GPIO_MODE_OUT_50M;
  223. ctl.ocnf = STM32_GPIO_OCNF_GP_PP;
  224. ctl.icnf = STM32_GPIO_ICNF_IN_FLT; /* ignored for output */
  225. ctl.pupd = STM32_GPIO_PUPD_UP; /* ignored for output */
  226. #else
  227. #error STM32 family not supported
  228. #endif
  229. res = stm32_gpio_config(&dsc, &ctl);
  230. if (res < 0)
  231. goto out;
  232. res = stm32_gpout_set(&dsc, value);
  233. out:
  234. return res;
  235. }
  236. int gpio_get_value(unsigned gpio)
  237. {
  238. struct stm32_gpio_dsc dsc;
  239. dsc.port = stm32_gpio_to_port(gpio);
  240. dsc.pin = stm32_gpio_to_pin(gpio);
  241. return stm32_gpin_get(&dsc);
  242. }
  243. int gpio_set_value(unsigned gpio, int value)
  244. {
  245. struct stm32_gpio_dsc dsc;
  246. dsc.port = stm32_gpio_to_port(gpio);
  247. dsc.pin = stm32_gpio_to_pin(gpio);
  248. return stm32_gpout_set(&dsc, value);
  249. }