pic32_gpio.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Copyright (c) 2015 Microchip Technology Inc
  3. * Purna Chandra Mandal <purna.mandal@microchip.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <malloc.h>
  11. #include <asm/io.h>
  12. #include <asm/gpio.h>
  13. #include <linux/compat.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. #include <mach/pic32.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. /* Peripheral Pin Control */
  18. struct pic32_reg_port {
  19. struct pic32_reg_atomic ansel;
  20. struct pic32_reg_atomic tris;
  21. struct pic32_reg_atomic port;
  22. struct pic32_reg_atomic lat;
  23. struct pic32_reg_atomic open_drain;
  24. struct pic32_reg_atomic cnpu;
  25. struct pic32_reg_atomic cnpd;
  26. struct pic32_reg_atomic cncon;
  27. };
  28. enum {
  29. MICROCHIP_GPIO_DIR_OUT,
  30. MICROCHIP_GPIO_DIR_IN,
  31. MICROCHIP_GPIOS_PER_BANK = 16,
  32. };
  33. struct pic32_gpio_priv {
  34. struct pic32_reg_port *regs;
  35. char name[2];
  36. };
  37. static int pic32_gpio_get_value(struct udevice *dev, unsigned offset)
  38. {
  39. struct pic32_gpio_priv *priv = dev_get_priv(dev);
  40. return !!(readl(&priv->regs->port.raw) & BIT(offset));
  41. }
  42. static int pic32_gpio_set_value(struct udevice *dev, unsigned offset,
  43. int value)
  44. {
  45. struct pic32_gpio_priv *priv = dev_get_priv(dev);
  46. int mask = BIT(offset);
  47. if (value)
  48. writel(mask, &priv->regs->port.set);
  49. else
  50. writel(mask, &priv->regs->port.clr);
  51. return 0;
  52. }
  53. static int pic32_gpio_direction(struct udevice *dev, unsigned offset)
  54. {
  55. struct pic32_gpio_priv *priv = dev_get_priv(dev);
  56. /* pin in analog mode ? */
  57. if (readl(&priv->regs->ansel.raw) & BIT(offset))
  58. return -EPERM;
  59. if (readl(&priv->regs->tris.raw) & BIT(offset))
  60. return MICROCHIP_GPIO_DIR_IN;
  61. else
  62. return MICROCHIP_GPIO_DIR_OUT;
  63. }
  64. static int pic32_gpio_direction_input(struct udevice *dev, unsigned offset)
  65. {
  66. struct pic32_gpio_priv *priv = dev_get_priv(dev);
  67. int mask = BIT(offset);
  68. writel(mask, &priv->regs->ansel.clr);
  69. writel(mask, &priv->regs->tris.set);
  70. return 0;
  71. }
  72. static int pic32_gpio_direction_output(struct udevice *dev,
  73. unsigned offset, int value)
  74. {
  75. struct pic32_gpio_priv *priv = dev_get_priv(dev);
  76. int mask = BIT(offset);
  77. writel(mask, &priv->regs->ansel.clr);
  78. writel(mask, &priv->regs->tris.clr);
  79. pic32_gpio_set_value(dev, offset, value);
  80. return 0;
  81. }
  82. static int pic32_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
  83. struct fdtdec_phandle_args *args)
  84. {
  85. desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
  86. return 0;
  87. }
  88. static int pic32_gpio_get_function(struct udevice *dev, unsigned offset)
  89. {
  90. int ret = GPIOF_UNUSED;
  91. switch (pic32_gpio_direction(dev, offset)) {
  92. case MICROCHIP_GPIO_DIR_OUT:
  93. ret = GPIOF_OUTPUT;
  94. break;
  95. case MICROCHIP_GPIO_DIR_IN:
  96. ret = GPIOF_INPUT;
  97. break;
  98. default:
  99. ret = GPIOF_UNUSED;
  100. break;
  101. }
  102. return ret;
  103. }
  104. static const struct dm_gpio_ops gpio_pic32_ops = {
  105. .direction_input = pic32_gpio_direction_input,
  106. .direction_output = pic32_gpio_direction_output,
  107. .get_value = pic32_gpio_get_value,
  108. .set_value = pic32_gpio_set_value,
  109. .get_function = pic32_gpio_get_function,
  110. .xlate = pic32_gpio_xlate,
  111. };
  112. static int pic32_gpio_probe(struct udevice *dev)
  113. {
  114. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  115. struct pic32_gpio_priv *priv = dev_get_priv(dev);
  116. fdt_addr_t addr;
  117. fdt_size_t size;
  118. char *end;
  119. int bank;
  120. addr = fdtdec_get_addr_size(gd->fdt_blob, dev->of_offset, "reg", &size);
  121. if (addr == FDT_ADDR_T_NONE)
  122. return -EINVAL;
  123. priv->regs = ioremap(addr, size);
  124. uc_priv->gpio_count = MICROCHIP_GPIOS_PER_BANK;
  125. /* extract bank name */
  126. end = strrchr(dev->name, '@');
  127. bank = trailing_strtoln(dev->name, end);
  128. priv->name[0] = 'A' + bank;
  129. uc_priv->bank_name = priv->name;
  130. return 0;
  131. }
  132. static const struct udevice_id pic32_gpio_ids[] = {
  133. { .compatible = "microchip,pic32mzda-gpio" },
  134. { }
  135. };
  136. U_BOOT_DRIVER(gpio_pic32) = {
  137. .name = "gpio_pic32",
  138. .id = UCLASS_GPIO,
  139. .of_match = pic32_gpio_ids,
  140. .ops = &gpio_pic32_ops,
  141. .probe = pic32_gpio_probe,
  142. .priv_auto_alloc_size = sizeof(struct pic32_gpio_priv),
  143. };