config_mpc85xx.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _ASM_MPC85xx_CONFIG_H_
  7. #define _ASM_MPC85xx_CONFIG_H_
  8. /* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */
  9. #ifdef CONFIG_SYS_CCSRBAR_DEFAULT
  10. #error "Do not define CONFIG_SYS_CCSRBAR_DEFAULT in the board header file."
  11. #endif
  12. /*
  13. * This macro should be removed when we no longer care about backwards
  14. * compatibility with older operating systems.
  15. */
  16. #define CONFIG_PPC_SPINTABLE_COMPATIBLE
  17. #define FSL_DDR_VER_4_7 47
  18. /* Number of TLB CAM entries we have on FSL Book-E chips */
  19. #if defined(CONFIG_E500MC)
  20. #define CONFIG_SYS_NUM_TLBCAMS 64
  21. #elif defined(CONFIG_E500)
  22. #define CONFIG_SYS_NUM_TLBCAMS 16
  23. #endif
  24. #if defined(CONFIG_MPC8536)
  25. #define CONFIG_MAX_CPUS 1
  26. #define CONFIG_SYS_FSL_NUM_LAWS 12
  27. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 1
  28. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  29. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  30. #elif defined(CONFIG_MPC8540)
  31. #define CONFIG_MAX_CPUS 1
  32. #define CONFIG_SYS_FSL_NUM_LAWS 8
  33. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  34. #elif defined(CONFIG_MPC8541)
  35. #define CONFIG_MAX_CPUS 1
  36. #define CONFIG_SYS_FSL_NUM_LAWS 8
  37. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  38. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  39. #elif defined(CONFIG_MPC8544)
  40. #define CONFIG_MAX_CPUS 1
  41. #define CONFIG_SYS_FSL_NUM_LAWS 10
  42. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 0
  43. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  44. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  45. #elif defined(CONFIG_MPC8548)
  46. #define CONFIG_MAX_CPUS 1
  47. #define CONFIG_SYS_FSL_NUM_LAWS 10
  48. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 0
  49. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  50. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  51. #define CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  52. #define CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
  53. #define CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
  54. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  55. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  56. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  57. #define CONFIG_SYS_FSL_RMU
  58. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  59. #elif defined(CONFIG_MPC8555)
  60. #define CONFIG_MAX_CPUS 1
  61. #define CONFIG_SYS_FSL_NUM_LAWS 8
  62. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  63. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  64. #elif defined(CONFIG_MPC8560)
  65. #define CONFIG_MAX_CPUS 1
  66. #define CONFIG_SYS_FSL_NUM_LAWS 8
  67. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  68. #elif defined(CONFIG_MPC8568)
  69. #define CONFIG_MAX_CPUS 1
  70. #define CONFIG_SYS_FSL_NUM_LAWS 10
  71. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  72. #define QE_MURAM_SIZE 0x10000UL
  73. #define MAX_QE_RISC 2
  74. #define QE_NUM_OF_SNUM 28
  75. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  76. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  77. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  78. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  79. #define CONFIG_SYS_FSL_RMU
  80. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  81. #elif defined(CONFIG_MPC8569)
  82. #define CONFIG_MAX_CPUS 1
  83. #define CONFIG_SYS_FSL_NUM_LAWS 10
  84. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  85. #define QE_MURAM_SIZE 0x20000UL
  86. #define MAX_QE_RISC 4
  87. #define QE_NUM_OF_SNUM 46
  88. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  89. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  90. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  91. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  92. #define CONFIG_SYS_FSL_RMU
  93. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  94. #elif defined(CONFIG_MPC8572)
  95. #define CONFIG_MAX_CPUS 2
  96. #define CONFIG_SYS_FSL_NUM_LAWS 12
  97. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  98. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  99. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  100. #define CONFIG_SYS_FSL_ERRATUM_DDR_115
  101. #define CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  102. #elif defined(CONFIG_P1010)
  103. #define CONFIG_MAX_CPUS 1
  104. #define CONFIG_FSL_SDHC_V2_3
  105. #define CONFIG_SYS_FSL_NUM_LAWS 12
  106. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 3
  107. #define CONFIG_TSECV2
  108. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  109. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  110. #define CONFIG_NUM_DDR_CONTROLLERS 1
  111. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
  112. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  113. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  114. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  115. #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  116. #define CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  117. #define CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  118. /* P1011 is single core version of P1020 */
  119. #elif defined(CONFIG_P1011)
  120. #define CONFIG_MAX_CPUS 1
  121. #define CONFIG_SYS_FSL_NUM_LAWS 12
  122. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  123. #define CONFIG_TSECV2
  124. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  125. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  126. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  127. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  128. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  129. /* P1012 is single core version of P1021 */
  130. #elif defined(CONFIG_P1012)
  131. #define CONFIG_MAX_CPUS 1
  132. #define CONFIG_SYS_FSL_NUM_LAWS 12
  133. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  134. #define CONFIG_TSECV2
  135. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  136. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  137. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  138. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  139. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  140. #define QE_MURAM_SIZE 0x6000UL
  141. #define MAX_QE_RISC 1
  142. #define QE_NUM_OF_SNUM 28
  143. /* P1013 is single core version of P1022 */
  144. #elif defined(CONFIG_P1013)
  145. #define CONFIG_MAX_CPUS 1
  146. #define CONFIG_SYS_FSL_NUM_LAWS 12
  147. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  148. #define CONFIG_TSECV2
  149. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  150. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  151. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  152. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  153. #define CONFIG_FSL_SATA_ERRATUM_A001
  154. #elif defined(CONFIG_P1014)
  155. #define CONFIG_MAX_CPUS 1
  156. #define CONFIG_FSL_SDHC_V2_3
  157. #define CONFIG_SYS_FSL_NUM_LAWS 12
  158. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 3
  159. #define CONFIG_TSECV2
  160. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  161. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  162. #define CONFIG_NUM_DDR_CONTROLLERS 1
  163. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  164. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  165. #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  166. #define CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  167. #define CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  168. /* P1017 is single core version of P1023 */
  169. #elif defined(CONFIG_P1017)
  170. #define CONFIG_MAX_CPUS 1
  171. #define CONFIG_SYS_FSL_NUM_LAWS 12
  172. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  173. #define CONFIG_SYS_NUM_FMAN 1
  174. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  175. #define CONFIG_NUM_DDR_CONTROLLERS 1
  176. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  177. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  178. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  179. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  180. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff600000
  181. #elif defined(CONFIG_P1020)
  182. #define CONFIG_MAX_CPUS 2
  183. #define CONFIG_SYS_FSL_NUM_LAWS 12
  184. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  185. #define CONFIG_TSECV2
  186. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  187. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  188. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  189. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  190. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  191. #elif defined(CONFIG_P1021)
  192. #define CONFIG_MAX_CPUS 2
  193. #define CONFIG_SYS_FSL_NUM_LAWS 12
  194. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  195. #define CONFIG_TSECV2
  196. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  197. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  198. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  199. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  200. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  201. #define QE_MURAM_SIZE 0x6000UL
  202. #define MAX_QE_RISC 1
  203. #define QE_NUM_OF_SNUM 28
  204. #elif defined(CONFIG_P1022)
  205. #define CONFIG_MAX_CPUS 2
  206. #define CONFIG_SYS_FSL_NUM_LAWS 12
  207. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  208. #define CONFIG_TSECV2
  209. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  210. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  211. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  212. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  213. #define CONFIG_FSL_SATA_ERRATUM_A001
  214. #elif defined(CONFIG_P1023)
  215. #define CONFIG_MAX_CPUS 2
  216. #define CONFIG_SYS_FSL_NUM_LAWS 12
  217. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  218. #define CONFIG_SYS_NUM_FMAN 1
  219. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  220. #define CONFIG_NUM_DDR_CONTROLLERS 1
  221. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  222. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  223. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  224. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  225. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff600000
  226. /* P1024 is lower end variant of P1020 */
  227. #elif defined(CONFIG_P1024)
  228. #define CONFIG_MAX_CPUS 2
  229. #define CONFIG_SYS_FSL_NUM_LAWS 12
  230. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  231. #define CONFIG_TSECV2
  232. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  233. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  234. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  235. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  236. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  237. /* P1025 is lower end variant of P1021 */
  238. #elif defined(CONFIG_P1025)
  239. #define CONFIG_MAX_CPUS 2
  240. #define CONFIG_SYS_FSL_NUM_LAWS 12
  241. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  242. #define CONFIG_TSECV2
  243. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  244. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  245. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  246. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  247. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  248. #define QE_MURAM_SIZE 0x6000UL
  249. #define MAX_QE_RISC 1
  250. #define QE_NUM_OF_SNUM 28
  251. /* P2010 is single core version of P2020 */
  252. #elif defined(CONFIG_P2010)
  253. #define CONFIG_MAX_CPUS 1
  254. #define CONFIG_SYS_FSL_NUM_LAWS 12
  255. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  256. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  257. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  258. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  259. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  260. #elif defined(CONFIG_P2020)
  261. #define CONFIG_MAX_CPUS 2
  262. #define CONFIG_SYS_FSL_NUM_LAWS 12
  263. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 2
  264. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  265. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  266. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  267. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  268. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  269. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  270. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  271. #define CONFIG_SYS_FSL_RMU
  272. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  273. #elif defined(CONFIG_PPC_P2041) /* also supports P2040 */
  274. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  275. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  276. #define CONFIG_MAX_CPUS 4
  277. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  278. #define CONFIG_SYS_FSL_NUM_LAWS 32
  279. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  280. #define CONFIG_SYS_NUM_FMAN 1
  281. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  282. #define CONFIG_SYS_NUM_FM1_10GEC 1
  283. #define CONFIG_NUM_DDR_CONTROLLERS 1
  284. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  285. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  286. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  287. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  288. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  289. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  290. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  291. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  292. #define CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  293. #define CONFIG_SYS_FSL_ERRATUM_USB14
  294. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  295. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  296. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  297. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  298. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  299. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  300. #define CONFIG_SYS_FSL_ERRATUM_A004510
  301. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  302. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2 0x11
  303. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
  304. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  305. #define CONFIG_SYS_FSL_ERRATUM_A004849
  306. #elif defined(CONFIG_PPC_P3041)
  307. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  308. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  309. #define CONFIG_MAX_CPUS 4
  310. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  311. #define CONFIG_SYS_FSL_NUM_LAWS 32
  312. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  313. #define CONFIG_SYS_NUM_FMAN 1
  314. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  315. #define CONFIG_SYS_NUM_FM1_10GEC 1
  316. #define CONFIG_NUM_DDR_CONTROLLERS 1
  317. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  318. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  319. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  320. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  321. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  322. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  323. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  324. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  325. #define CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  326. #define CONFIG_SYS_FSL_ERRATUM_USB14
  327. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  328. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  329. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  330. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  331. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  332. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  333. #define CONFIG_SYS_FSL_ERRATUM_A004510
  334. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  335. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2 0x11
  336. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
  337. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  338. #define CONFIG_SYS_FSL_ERRATUM_A004849
  339. #define CONFIG_SYS_FSL_ERRATUM_A005812
  340. #elif defined(CONFIG_PPC_P4080) /* also supports P4040 */
  341. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  342. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  343. #define CONFIG_MAX_CPUS 8
  344. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  345. #define CONFIG_SYS_FSL_NUM_LAWS 32
  346. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  347. #define CONFIG_SYS_NUM_FMAN 2
  348. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  349. #define CONFIG_SYS_NUM_FM2_DTSEC 4
  350. #define CONFIG_SYS_NUM_FM1_10GEC 1
  351. #define CONFIG_SYS_NUM_FM2_10GEC 1
  352. #define CONFIG_NUM_DDR_CONTROLLERS 2
  353. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  354. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  355. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
  356. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  357. #define CONFIG_SYS_FSL_ERRATUM_CPC_A002
  358. #define CONFIG_SYS_FSL_ERRATUM_CPC_A003
  359. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  360. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  361. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  362. #define CONFIG_SYS_FSL_ERRATUM_ESDHC135
  363. #define CONFIG_SYS_FSL_ERRATUM_ESDHC13
  364. #define CONFIG_SYS_P4080_ERRATUM_CPU22
  365. #define CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  366. #define CONFIG_SYS_P4080_ERRATUM_SERDES8
  367. #define CONFIG_SYS_P4080_ERRATUM_SERDES9
  368. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A001
  369. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A005
  370. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  371. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  372. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  373. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  374. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  375. #define CONFIG_SYS_FSL_RMU
  376. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  377. #define CONFIG_SYS_FSL_ERRATUM_A004510
  378. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x20
  379. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xff000000
  380. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  381. #define CONFIG_SYS_FSL_ERRATUM_A004849
  382. #define CONFIG_SYS_FSL_ERRATUM_A004580
  383. #define CONFIG_SYS_P4080_ERRATUM_PCIE_A003
  384. #define CONFIG_SYS_FSL_ERRATUM_A005812
  385. #elif defined(CONFIG_PPC_P5020) /* also supports P5010 */
  386. #define CONFIG_SYS_PPC64 /* 64-bit core */
  387. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  388. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  389. #define CONFIG_MAX_CPUS 2
  390. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  391. #define CONFIG_SYS_FSL_NUM_LAWS 32
  392. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  393. #define CONFIG_SYS_NUM_FMAN 1
  394. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  395. #define CONFIG_SYS_NUM_FM1_10GEC 1
  396. #define CONFIG_NUM_DDR_CONTROLLERS 2
  397. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  398. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  399. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  400. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  401. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  402. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  403. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  404. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  405. #define CONFIG_SYS_FSL_ERRATUM_USB14
  406. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  407. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  408. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  409. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  410. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  411. #define CONFIG_SYS_FSL_ERRATUM_A004510
  412. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  413. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xc0000000
  414. #define CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  415. #elif defined(CONFIG_PPC_P5040)
  416. #define CONFIG_SYS_PPC64
  417. #define CONFIG_SYS_FSL_QORIQ_CHASSIS1
  418. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  419. #define CONFIG_MAX_CPUS 4
  420. #define CONFIG_SYS_FSL_NUM_CC_PLLS 3
  421. #define CONFIG_SYS_FSL_NUM_LAWS 32
  422. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  423. #define CONFIG_SYS_NUM_FMAN 2
  424. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  425. #define CONFIG_SYS_NUM_FM1_10GEC 1
  426. #define CONFIG_SYS_NUM_FM2_DTSEC 5
  427. #define CONFIG_SYS_NUM_FM2_10GEC 1
  428. #define CONFIG_NUM_DDR_CONTROLLERS 2
  429. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  430. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  431. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
  432. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  433. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  434. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  435. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  436. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  437. #define CONFIG_SYS_FSL_ERRATUM_USB14
  438. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  439. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  440. #define CONFIG_SYS_FSL_ERRATUM_A004699
  441. #define CONFIG_SYS_FSL_ERRATUM_A004510
  442. #define CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 0x10
  443. #define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
  444. #define CONFIG_SYS_FSL_ERRATUM_A005812
  445. #elif defined(CONFIG_BSC9131)
  446. #define CONFIG_MAX_CPUS 1
  447. #define CONFIG_FSL_SDHC_V2_3
  448. #define CONFIG_SYS_FSL_NUM_LAWS 12
  449. #define CONFIG_TSECV2
  450. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  451. #define CONFIG_NUM_DDR_CONTROLLERS 1
  452. #define CONFIG_SYS_FSL_DSP_M2_RAM_ADDR 0xb0000000
  453. #define CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 0xff600000
  454. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
  455. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  456. #define CONFIG_NAND_FSL_IFC
  457. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  458. #elif defined(CONFIG_BSC9132)
  459. #define CONFIG_MAX_CPUS 2
  460. #define CONFIG_SYS_PPC_E500_DEBUG_TLB 3
  461. #define CONFIG_FSL_SDHC_V2_3
  462. #define CONFIG_SYS_FSL_NUM_LAWS 12
  463. #define CONFIG_TSECV2
  464. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  465. #define CONFIG_NUM_DDR_CONTROLLERS 2
  466. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
  467. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  468. #define CONFIG_NAND_FSL_IFC
  469. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  470. #define CONFIG_SYS_FSL_ESDHC_P1010_BROKEN_SDCLK
  471. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  472. #elif defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
  473. #define CONFIG_E6500
  474. #define CONFIG_SYS_PPC64 /* 64-bit core */
  475. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  476. #define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */
  477. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
  478. #define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
  479. #ifdef CONFIG_PPC_T4240
  480. #define CONFIG_MAX_CPUS 12
  481. #define CONFIG_SYS_NUM_FM1_DTSEC 8
  482. #define CONFIG_SYS_NUM_FM1_10GEC 2
  483. #define CONFIG_SYS_NUM_FM2_DTSEC 8
  484. #define CONFIG_SYS_NUM_FM2_10GEC 2
  485. #define CONFIG_NUM_DDR_CONTROLLERS 3
  486. #else
  487. #define CONFIG_MAX_CPUS 8
  488. #define CONFIG_SYS_NUM_FM1_DTSEC 7
  489. #define CONFIG_SYS_NUM_FM1_10GEC 1
  490. #define CONFIG_SYS_NUM_FM2_DTSEC 7
  491. #define CONFIG_SYS_NUM_FM2_10GEC 1
  492. #define CONFIG_NUM_DDR_CONTROLLERS 2
  493. #endif
  494. #define CONFIG_SYS_FSL_NUM_CC_PLLS 5
  495. #define CONFIG_SYS_FSL_NUM_LAWS 32
  496. #define CONFIG_SYS_FSL_SRDS_3
  497. #define CONFIG_SYS_FSL_SRDS_4
  498. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  499. #define CONFIG_SYS_NUM_FMAN 2
  500. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_4_7
  501. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
  502. #define CONFIG_SYS_FMAN_V3
  503. #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
  504. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  505. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v3.0"
  506. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  507. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  508. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  509. #define CONFIG_SYS_FSL_SRIO_LIODN
  510. #define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
  511. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  512. #define CONFIG_SYS_FSL_ERRATUM_A004468
  513. #define CONFIG_SYS_FSL_ERRATUM_A_004934
  514. #define CONFIG_SYS_FSL_ERRATUM_A005871
  515. #define CONFIG_SYS_FSL_ERRATUM_A006593
  516. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  517. #define CONFIG_SYS_FSL_PCI_VER_3_X
  518. #elif defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_B4420)
  519. #define CONFIG_E6500
  520. #define CONFIG_SYS_PPC64 /* 64-bit core */
  521. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  522. #define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */
  523. #define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
  524. #define CONFIG_SYS_FSL_NUM_LAWS 32
  525. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  526. #define CONFIG_SYS_NUM_FMAN 1
  527. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_4_7
  528. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
  529. #define CONFIG_SYS_FMAN_V3
  530. #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
  531. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  532. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
  533. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  534. #define CONFIG_SYS_FSL_ERRATUM_A_004934
  535. #define CONFIG_SYS_FSL_ERRATUM_A005871
  536. #define CONFIG_SYS_FSL_ERRATUM_A006593
  537. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  538. #ifdef CONFIG_PPC_B4860
  539. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
  540. #define CONFIG_MAX_CPUS 4
  541. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  542. #define CONFIG_SYS_NUM_FM1_DTSEC 6
  543. #define CONFIG_SYS_NUM_FM1_10GEC 2
  544. #define CONFIG_NUM_DDR_CONTROLLERS 2
  545. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  546. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  547. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  548. #define CONFIG_SYS_FSL_SRIO_LIODN
  549. #else
  550. #define CONFIG_MAX_CPUS 2
  551. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2
  552. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  553. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  554. #define CONFIG_SYS_NUM_FM1_10GEC 0
  555. #define CONFIG_NUM_DDR_CONTROLLERS 1
  556. #endif
  557. #elif defined(CONFIG_PPC_T1040)
  558. #define CONFIG_E5500
  559. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  560. #define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */
  561. #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 1
  562. #define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
  563. #define CONFIG_MAX_CPUS 4
  564. #define CONFIG_SYS_FSL_NUM_CC_PLLS 5
  565. #define CONFIG_SYS_FSL_NUM_LAWS 16
  566. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  567. #define CONFIG_SYS_NUM_FMAN 1
  568. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  569. #define CONFIG_NUM_DDR_CONTROLLERS 1
  570. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_4_7
  571. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
  572. #define CONFIG_SYS_FMAN_V3
  573. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  574. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  575. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
  576. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  577. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  578. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  579. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  580. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  581. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  582. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  583. #else
  584. #error Processor type not defined for this platform
  585. #endif
  586. #ifndef CONFIG_SYS_CCSRBAR_DEFAULT
  587. #error "CONFIG_SYS_CCSRBAR_DEFAULT is not defined for this platform."
  588. #endif
  589. #ifdef CONFIG_E6500
  590. #define CONFIG_SYS_FSL_THREADS_PER_CORE 2
  591. #else
  592. #define CONFIG_SYS_FSL_THREADS_PER_CORE 1
  593. #endif
  594. #endif /* _ASM_MPC85xx_CONFIG_H_ */