soc.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * Copyright (C) 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/imx-regs.h>
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/sys_proto.h>
  11. #include <asm/mach-imx/boot_mode.h>
  12. #include <asm/mach-imx/dma.h>
  13. #include <asm/mach-imx/hab.h>
  14. #include <asm/mach-imx/rdc-sema.h>
  15. #include <asm/arch/imx-rdc.h>
  16. #include <asm/arch/crm_regs.h>
  17. #include <dm.h>
  18. #include <imx_thermal.h>
  19. #include <fsl_sec.h>
  20. #if defined(CONFIG_IMX_THERMAL)
  21. static const struct imx_thermal_plat imx7_thermal_plat = {
  22. .regs = (void *)ANATOP_BASE_ADDR,
  23. .fuse_bank = 3,
  24. .fuse_word = 3,
  25. };
  26. U_BOOT_DEVICE(imx7_thermal) = {
  27. .name = "imx_thermal",
  28. .platdata = &imx7_thermal_plat,
  29. };
  30. #endif
  31. #if CONFIG_IS_ENABLED(IMX_RDC)
  32. /*
  33. * In current design, if any peripheral was assigned to both A7 and M4,
  34. * it will receive ipg_stop or ipg_wait when any of the 2 platforms enter
  35. * low power mode. So M4 sleep will cause some peripherals fail to work
  36. * at A7 core side. At default, all resources are in domain 0 - 3.
  37. *
  38. * There are 26 peripherals impacted by this IC issue:
  39. * SIM2(sim2/emvsim2)
  40. * SIM1(sim1/emvsim1)
  41. * UART1/UART2/UART3/UART4/UART5/UART6/UART7
  42. * SAI1/SAI2/SAI3
  43. * WDOG1/WDOG2/WDOG3/WDOG4
  44. * GPT1/GPT2/GPT3/GPT4
  45. * PWM1/PWM2/PWM3/PWM4
  46. * ENET1/ENET2
  47. * Software Workaround:
  48. * Here we setup some resources to domain 0 where M4 codes will move
  49. * the M4 out of this domain. Then M4 is not able to access them any longer.
  50. * This is a workaround for ic issue. So the peripherals are not shared
  51. * by them. This way requires the uboot implemented the RDC driver and
  52. * set the 26 IPs above to domain 0 only. M4 code will assign resource
  53. * to its own domain, if it want to use the resource.
  54. */
  55. static rdc_peri_cfg_t const resources[] = {
  56. (RDC_PER_SIM1 | RDC_DOMAIN(0)),
  57. (RDC_PER_SIM2 | RDC_DOMAIN(0)),
  58. (RDC_PER_UART1 | RDC_DOMAIN(0)),
  59. (RDC_PER_UART2 | RDC_DOMAIN(0)),
  60. (RDC_PER_UART3 | RDC_DOMAIN(0)),
  61. (RDC_PER_UART4 | RDC_DOMAIN(0)),
  62. (RDC_PER_UART5 | RDC_DOMAIN(0)),
  63. (RDC_PER_UART6 | RDC_DOMAIN(0)),
  64. (RDC_PER_UART7 | RDC_DOMAIN(0)),
  65. (RDC_PER_SAI1 | RDC_DOMAIN(0)),
  66. (RDC_PER_SAI2 | RDC_DOMAIN(0)),
  67. (RDC_PER_SAI3 | RDC_DOMAIN(0)),
  68. (RDC_PER_WDOG1 | RDC_DOMAIN(0)),
  69. (RDC_PER_WDOG2 | RDC_DOMAIN(0)),
  70. (RDC_PER_WDOG3 | RDC_DOMAIN(0)),
  71. (RDC_PER_WDOG4 | RDC_DOMAIN(0)),
  72. (RDC_PER_GPT1 | RDC_DOMAIN(0)),
  73. (RDC_PER_GPT2 | RDC_DOMAIN(0)),
  74. (RDC_PER_GPT3 | RDC_DOMAIN(0)),
  75. (RDC_PER_GPT4 | RDC_DOMAIN(0)),
  76. (RDC_PER_PWM1 | RDC_DOMAIN(0)),
  77. (RDC_PER_PWM2 | RDC_DOMAIN(0)),
  78. (RDC_PER_PWM3 | RDC_DOMAIN(0)),
  79. (RDC_PER_PWM4 | RDC_DOMAIN(0)),
  80. (RDC_PER_ENET1 | RDC_DOMAIN(0)),
  81. (RDC_PER_ENET2 | RDC_DOMAIN(0)),
  82. };
  83. static void isolate_resource(void)
  84. {
  85. imx_rdc_setup_peripherals(resources, ARRAY_SIZE(resources));
  86. }
  87. #endif
  88. #if defined(CONFIG_SECURE_BOOT)
  89. struct imx_sec_config_fuse_t const imx_sec_config_fuse = {
  90. .bank = 1,
  91. .word = 3,
  92. };
  93. #endif
  94. static bool is_mx7d(void)
  95. {
  96. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  97. struct fuse_bank *bank = &ocotp->bank[1];
  98. struct fuse_bank1_regs *fuse =
  99. (struct fuse_bank1_regs *)bank->fuse_regs;
  100. int val;
  101. val = readl(&fuse->tester4);
  102. if (val & 1)
  103. return false;
  104. else
  105. return true;
  106. }
  107. u32 get_cpu_rev(void)
  108. {
  109. struct mxc_ccm_anatop_reg *ccm_anatop = (struct mxc_ccm_anatop_reg *)
  110. ANATOP_BASE_ADDR;
  111. u32 reg = readl(&ccm_anatop->digprog);
  112. u32 type = (reg >> 16) & 0xff;
  113. if (!is_mx7d())
  114. type = MXC_CPU_MX7S;
  115. reg &= 0xff;
  116. return (type << 12) | reg;
  117. }
  118. #ifdef CONFIG_REVISION_TAG
  119. u32 __weak get_board_rev(void)
  120. {
  121. return get_cpu_rev();
  122. }
  123. #endif
  124. /* enable all periherial can be accessed in nosec mode */
  125. static void init_csu(void)
  126. {
  127. int i = 0;
  128. for (i = 0; i < CSU_NUM_REGS; i++)
  129. writel(CSU_INIT_SEC_LEVEL0, CSU_IPS_BASE_ADDR + i * 4);
  130. }
  131. static void imx_enet_mdio_fixup(void)
  132. {
  133. struct iomuxc_gpr_base_regs *gpr_regs =
  134. (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
  135. /*
  136. * The management data input/output (MDIO) requires open-drain,
  137. * i.MX7D TO1.0 ENET MDIO pin has no open drain, but TO1.1 supports
  138. * this feature. So to TO1.1, need to enable open drain by setting
  139. * bits GPR0[8:7].
  140. */
  141. if (soc_rev() >= CHIP_REV_1_1) {
  142. setbits_le32(&gpr_regs->gpr[0],
  143. IOMUXC_GPR_GPR0_ENET_MDIO_OPEN_DRAIN_MASK);
  144. }
  145. }
  146. int arch_cpu_init(void)
  147. {
  148. init_aips();
  149. init_csu();
  150. /* Disable PDE bit of WMCR register */
  151. imx_wdog_disable_powerdown();
  152. imx_enet_mdio_fixup();
  153. #ifdef CONFIG_APBH_DMA
  154. /* Start APBH DMA */
  155. mxs_dma_init();
  156. #endif
  157. #if CONFIG_IS_ENABLED(IMX_RDC)
  158. isolate_resource();
  159. #endif
  160. return 0;
  161. }
  162. #ifdef CONFIG_ARCH_MISC_INIT
  163. int arch_misc_init(void)
  164. {
  165. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  166. if (is_mx7d())
  167. env_set("soc", "imx7d");
  168. else
  169. env_set("soc", "imx7s");
  170. #endif
  171. #ifdef CONFIG_FSL_CAAM
  172. sec_init();
  173. #endif
  174. return 0;
  175. }
  176. #endif
  177. #ifdef CONFIG_SERIAL_TAG
  178. void get_board_serial(struct tag_serialnr *serialnr)
  179. {
  180. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  181. struct fuse_bank *bank = &ocotp->bank[0];
  182. struct fuse_bank0_regs *fuse =
  183. (struct fuse_bank0_regs *)bank->fuse_regs;
  184. serialnr->low = fuse->tester0;
  185. serialnr->high = fuse->tester1;
  186. }
  187. #endif
  188. void set_wdog_reset(struct wdog_regs *wdog)
  189. {
  190. u32 reg = readw(&wdog->wcr);
  191. /*
  192. * Output WDOG_B signal to reset external pmic or POR_B decided by
  193. * the board desgin. Without external reset, the peripherals/DDR/
  194. * PMIC are not reset, that may cause system working abnormal.
  195. */
  196. reg = readw(&wdog->wcr);
  197. reg |= 1 << 3;
  198. /*
  199. * WDZST bit is write-once only bit. Align this bit in kernel,
  200. * otherwise kernel code will have no chance to set this bit.
  201. */
  202. reg |= 1 << 0;
  203. writew(reg, &wdog->wcr);
  204. }
  205. /*
  206. * cfg_val will be used for
  207. * Boot_cfg4[7:0]:Boot_cfg3[7:0]:Boot_cfg2[7:0]:Boot_cfg1[7:0]
  208. * After reset, if GPR10[28] is 1, ROM will copy GPR9[25:0]
  209. * to SBMR1, which will determine the boot device.
  210. */
  211. const struct boot_mode soc_boot_modes[] = {
  212. {"ecspi1:0", MAKE_CFGVAL(0x00, 0x60, 0x00, 0x00)},
  213. {"ecspi1:1", MAKE_CFGVAL(0x40, 0x62, 0x00, 0x00)},
  214. {"ecspi1:2", MAKE_CFGVAL(0x80, 0x64, 0x00, 0x00)},
  215. {"ecspi1:3", MAKE_CFGVAL(0xc0, 0x66, 0x00, 0x00)},
  216. {"weim", MAKE_CFGVAL(0x00, 0x50, 0x00, 0x00)},
  217. {"qspi1", MAKE_CFGVAL(0x10, 0x40, 0x00, 0x00)},
  218. /* 4 bit bus width */
  219. {"usdhc1", MAKE_CFGVAL(0x10, 0x10, 0x00, 0x00)},
  220. {"usdhc2", MAKE_CFGVAL(0x10, 0x14, 0x00, 0x00)},
  221. {"usdhc3", MAKE_CFGVAL(0x10, 0x18, 0x00, 0x00)},
  222. {"mmc1", MAKE_CFGVAL(0x10, 0x20, 0x00, 0x00)},
  223. {"mmc2", MAKE_CFGVAL(0x10, 0x24, 0x00, 0x00)},
  224. {"mmc3", MAKE_CFGVAL(0x10, 0x28, 0x00, 0x00)},
  225. {NULL, 0},
  226. };
  227. void s_init(void)
  228. {
  229. #if !defined CONFIG_SPL_BUILD
  230. /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
  231. asm volatile(
  232. "mrc p15, 0, r0, c1, c0, 1\n"
  233. "orr r0, r0, #1 << 6\n"
  234. "mcr p15, 0, r0, c1, c0, 1\n");
  235. #endif
  236. /* clock configuration. */
  237. clock_init();
  238. return;
  239. }
  240. void reset_misc(void)
  241. {
  242. #ifdef CONFIG_VIDEO_MXS
  243. lcdif_power_down();
  244. #endif
  245. }