gmac_rockchip.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * (C) Copyright 2015 Sjoerd Simons <sjoerd.simons@collabora.co.uk>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Rockchip GMAC ethernet IP driver for U-Boot
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <clk.h>
  11. #include <phy.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/periph.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/hardware.h>
  17. #include <asm/arch/grf_rk322x.h>
  18. #include <asm/arch/grf_rk3288.h>
  19. #include <asm/arch/grf_rk3328.h>
  20. #include <asm/arch/grf_rk3368.h>
  21. #include <asm/arch/grf_rk3399.h>
  22. #include <asm/arch/grf_rv1108.h>
  23. #include <dm/pinctrl.h>
  24. #include <dt-bindings/clock/rk3288-cru.h>
  25. #include "designware.h"
  26. DECLARE_GLOBAL_DATA_PTR;
  27. /*
  28. * Platform data for the gmac
  29. *
  30. * dw_eth_pdata: Required platform data for designware driver (must be first)
  31. */
  32. struct gmac_rockchip_platdata {
  33. struct dw_eth_pdata dw_eth_pdata;
  34. bool clock_input;
  35. int tx_delay;
  36. int rx_delay;
  37. };
  38. struct rk_gmac_ops {
  39. int (*fix_mac_speed)(struct dw_eth_dev *priv);
  40. void (*set_to_rmii)(struct gmac_rockchip_platdata *pdata);
  41. void (*set_to_rgmii)(struct gmac_rockchip_platdata *pdata);
  42. };
  43. static int gmac_rockchip_ofdata_to_platdata(struct udevice *dev)
  44. {
  45. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  46. const char *string;
  47. string = dev_read_string(dev, "clock_in_out");
  48. if (!strcmp(string, "input"))
  49. pdata->clock_input = true;
  50. else
  51. pdata->clock_input = false;
  52. /* Check the new naming-style first... */
  53. pdata->tx_delay = dev_read_u32_default(dev, "tx_delay", -ENOENT);
  54. pdata->rx_delay = dev_read_u32_default(dev, "rx_delay", -ENOENT);
  55. /* ... and fall back to the old naming style or default, if necessary */
  56. if (pdata->tx_delay == -ENOENT)
  57. pdata->tx_delay = dev_read_u32_default(dev, "tx-delay", 0x30);
  58. if (pdata->rx_delay == -ENOENT)
  59. pdata->rx_delay = dev_read_u32_default(dev, "rx-delay", 0x10);
  60. return designware_eth_ofdata_to_platdata(dev);
  61. }
  62. static int rk3228_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  63. {
  64. struct rk322x_grf *grf;
  65. int clk;
  66. enum {
  67. RK3228_GMAC_CLK_SEL_SHIFT = 8,
  68. RK3228_GMAC_CLK_SEL_MASK = GENMASK(9, 8),
  69. RK3228_GMAC_CLK_SEL_125M = 0 << 8,
  70. RK3228_GMAC_CLK_SEL_25M = 3 << 8,
  71. RK3228_GMAC_CLK_SEL_2_5M = 2 << 8,
  72. };
  73. switch (priv->phydev->speed) {
  74. case 10:
  75. clk = RK3228_GMAC_CLK_SEL_2_5M;
  76. break;
  77. case 100:
  78. clk = RK3228_GMAC_CLK_SEL_25M;
  79. break;
  80. case 1000:
  81. clk = RK3228_GMAC_CLK_SEL_125M;
  82. break;
  83. default:
  84. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  85. return -EINVAL;
  86. }
  87. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  88. rk_clrsetreg(&grf->mac_con[1], RK3228_GMAC_CLK_SEL_MASK, clk);
  89. return 0;
  90. }
  91. static int rk3288_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  92. {
  93. struct rk3288_grf *grf;
  94. int clk;
  95. switch (priv->phydev->speed) {
  96. case 10:
  97. clk = RK3288_GMAC_CLK_SEL_2_5M;
  98. break;
  99. case 100:
  100. clk = RK3288_GMAC_CLK_SEL_25M;
  101. break;
  102. case 1000:
  103. clk = RK3288_GMAC_CLK_SEL_125M;
  104. break;
  105. default:
  106. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  107. return -EINVAL;
  108. }
  109. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  110. rk_clrsetreg(&grf->soc_con1, RK3288_GMAC_CLK_SEL_MASK, clk);
  111. return 0;
  112. }
  113. static int rk3328_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  114. {
  115. struct rk3328_grf_regs *grf;
  116. int clk;
  117. enum {
  118. RK3328_GMAC_CLK_SEL_SHIFT = 11,
  119. RK3328_GMAC_CLK_SEL_MASK = GENMASK(12, 11),
  120. RK3328_GMAC_CLK_SEL_125M = 0 << 11,
  121. RK3328_GMAC_CLK_SEL_25M = 3 << 11,
  122. RK3328_GMAC_CLK_SEL_2_5M = 2 << 11,
  123. };
  124. switch (priv->phydev->speed) {
  125. case 10:
  126. clk = RK3328_GMAC_CLK_SEL_2_5M;
  127. break;
  128. case 100:
  129. clk = RK3328_GMAC_CLK_SEL_25M;
  130. break;
  131. case 1000:
  132. clk = RK3328_GMAC_CLK_SEL_125M;
  133. break;
  134. default:
  135. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  136. return -EINVAL;
  137. }
  138. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  139. rk_clrsetreg(&grf->mac_con[1], RK3328_GMAC_CLK_SEL_MASK, clk);
  140. return 0;
  141. }
  142. static int rk3368_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  143. {
  144. struct rk3368_grf *grf;
  145. int clk;
  146. enum {
  147. RK3368_GMAC_CLK_SEL_2_5M = 2 << 4,
  148. RK3368_GMAC_CLK_SEL_25M = 3 << 4,
  149. RK3368_GMAC_CLK_SEL_125M = 0 << 4,
  150. RK3368_GMAC_CLK_SEL_MASK = GENMASK(5, 4),
  151. };
  152. switch (priv->phydev->speed) {
  153. case 10:
  154. clk = RK3368_GMAC_CLK_SEL_2_5M;
  155. break;
  156. case 100:
  157. clk = RK3368_GMAC_CLK_SEL_25M;
  158. break;
  159. case 1000:
  160. clk = RK3368_GMAC_CLK_SEL_125M;
  161. break;
  162. default:
  163. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  164. return -EINVAL;
  165. }
  166. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  167. rk_clrsetreg(&grf->soc_con15, RK3368_GMAC_CLK_SEL_MASK, clk);
  168. return 0;
  169. }
  170. static int rk3399_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  171. {
  172. struct rk3399_grf_regs *grf;
  173. int clk;
  174. switch (priv->phydev->speed) {
  175. case 10:
  176. clk = RK3399_GMAC_CLK_SEL_2_5M;
  177. break;
  178. case 100:
  179. clk = RK3399_GMAC_CLK_SEL_25M;
  180. break;
  181. case 1000:
  182. clk = RK3399_GMAC_CLK_SEL_125M;
  183. break;
  184. default:
  185. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  186. return -EINVAL;
  187. }
  188. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  189. rk_clrsetreg(&grf->soc_con5, RK3399_GMAC_CLK_SEL_MASK, clk);
  190. return 0;
  191. }
  192. static int rv1108_set_rmii_speed(struct dw_eth_dev *priv)
  193. {
  194. struct rv1108_grf *grf;
  195. int clk, speed;
  196. enum {
  197. RV1108_GMAC_SPEED_MASK = BIT(2),
  198. RV1108_GMAC_SPEED_10M = 0 << 2,
  199. RV1108_GMAC_SPEED_100M = 1 << 2,
  200. RV1108_GMAC_CLK_SEL_MASK = BIT(7),
  201. RV1108_GMAC_CLK_SEL_2_5M = 0 << 7,
  202. RV1108_GMAC_CLK_SEL_25M = 1 << 7,
  203. };
  204. switch (priv->phydev->speed) {
  205. case 10:
  206. clk = RV1108_GMAC_CLK_SEL_2_5M;
  207. speed = RV1108_GMAC_SPEED_10M;
  208. break;
  209. case 100:
  210. clk = RV1108_GMAC_CLK_SEL_25M;
  211. speed = RV1108_GMAC_SPEED_100M;
  212. break;
  213. default:
  214. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  215. return -EINVAL;
  216. }
  217. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  218. rk_clrsetreg(&grf->gmac_con0,
  219. RV1108_GMAC_CLK_SEL_MASK | RV1108_GMAC_SPEED_MASK,
  220. clk | speed);
  221. return 0;
  222. }
  223. static void rk3228_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  224. {
  225. struct rk322x_grf *grf;
  226. enum {
  227. RK3228_RMII_MODE_SHIFT = 10,
  228. RK3228_RMII_MODE_MASK = BIT(10),
  229. RK3228_GMAC_PHY_INTF_SEL_SHIFT = 4,
  230. RK3228_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  231. RK3228_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
  232. RK3228_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
  233. RK3228_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  234. RK3228_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
  235. RK3228_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
  236. RK3228_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  237. RK3228_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
  238. };
  239. enum {
  240. RK3228_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  241. RK3228_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
  242. RK3228_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  243. RK3228_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  244. };
  245. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  246. rk_clrsetreg(&grf->mac_con[1],
  247. RK3228_RMII_MODE_MASK |
  248. RK3228_GMAC_PHY_INTF_SEL_MASK |
  249. RK3228_RXCLK_DLY_ENA_GMAC_MASK |
  250. RK3228_TXCLK_DLY_ENA_GMAC_MASK,
  251. RK3228_GMAC_PHY_INTF_SEL_RGMII |
  252. RK3228_RXCLK_DLY_ENA_GMAC_ENABLE |
  253. RK3228_TXCLK_DLY_ENA_GMAC_ENABLE);
  254. rk_clrsetreg(&grf->mac_con[0],
  255. RK3228_CLK_RX_DL_CFG_GMAC_MASK |
  256. RK3228_CLK_TX_DL_CFG_GMAC_MASK,
  257. pdata->rx_delay << RK3228_CLK_RX_DL_CFG_GMAC_SHIFT |
  258. pdata->tx_delay << RK3228_CLK_TX_DL_CFG_GMAC_SHIFT);
  259. }
  260. static void rk3288_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  261. {
  262. struct rk3288_grf *grf;
  263. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  264. rk_clrsetreg(&grf->soc_con1,
  265. RK3288_RMII_MODE_MASK | RK3288_GMAC_PHY_INTF_SEL_MASK,
  266. RK3288_GMAC_PHY_INTF_SEL_RGMII);
  267. rk_clrsetreg(&grf->soc_con3,
  268. RK3288_RXCLK_DLY_ENA_GMAC_MASK |
  269. RK3288_TXCLK_DLY_ENA_GMAC_MASK |
  270. RK3288_CLK_RX_DL_CFG_GMAC_MASK |
  271. RK3288_CLK_TX_DL_CFG_GMAC_MASK,
  272. RK3288_RXCLK_DLY_ENA_GMAC_ENABLE |
  273. RK3288_TXCLK_DLY_ENA_GMAC_ENABLE |
  274. pdata->rx_delay << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT |
  275. pdata->tx_delay << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT);
  276. }
  277. static void rk3328_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  278. {
  279. struct rk3328_grf_regs *grf;
  280. enum {
  281. RK3328_RMII_MODE_SHIFT = 9,
  282. RK3328_RMII_MODE_MASK = BIT(9),
  283. RK3328_GMAC_PHY_INTF_SEL_SHIFT = 4,
  284. RK3328_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  285. RK3328_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
  286. RK3328_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
  287. RK3328_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  288. RK3328_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
  289. RK3328_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
  290. RK3328_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  291. RK3328_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
  292. };
  293. enum {
  294. RK3328_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  295. RK3328_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
  296. RK3328_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  297. RK3328_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  298. };
  299. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  300. rk_clrsetreg(&grf->mac_con[1],
  301. RK3328_RMII_MODE_MASK |
  302. RK3328_GMAC_PHY_INTF_SEL_MASK |
  303. RK3328_RXCLK_DLY_ENA_GMAC_MASK |
  304. RK3328_TXCLK_DLY_ENA_GMAC_MASK,
  305. RK3328_GMAC_PHY_INTF_SEL_RGMII |
  306. RK3328_RXCLK_DLY_ENA_GMAC_MASK |
  307. RK3328_TXCLK_DLY_ENA_GMAC_ENABLE);
  308. rk_clrsetreg(&grf->mac_con[0],
  309. RK3328_CLK_RX_DL_CFG_GMAC_MASK |
  310. RK3328_CLK_TX_DL_CFG_GMAC_MASK,
  311. pdata->rx_delay << RK3328_CLK_RX_DL_CFG_GMAC_SHIFT |
  312. pdata->tx_delay << RK3328_CLK_TX_DL_CFG_GMAC_SHIFT);
  313. }
  314. static void rk3368_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  315. {
  316. struct rk3368_grf *grf;
  317. enum {
  318. RK3368_GMAC_PHY_INTF_SEL_RGMII = 1 << 9,
  319. RK3368_GMAC_PHY_INTF_SEL_MASK = GENMASK(11, 9),
  320. RK3368_RMII_MODE_MASK = BIT(6),
  321. RK3368_RMII_MODE = BIT(6),
  322. };
  323. enum {
  324. RK3368_RXCLK_DLY_ENA_GMAC_MASK = BIT(15),
  325. RK3368_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  326. RK3368_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(15),
  327. RK3368_TXCLK_DLY_ENA_GMAC_MASK = BIT(7),
  328. RK3368_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  329. RK3368_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(7),
  330. RK3368_CLK_RX_DL_CFG_GMAC_SHIFT = 8,
  331. RK3368_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(14, 8),
  332. RK3368_CLK_TX_DL_CFG_GMAC_SHIFT = 0,
  333. RK3368_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  334. };
  335. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  336. rk_clrsetreg(&grf->soc_con15,
  337. RK3368_RMII_MODE_MASK | RK3368_GMAC_PHY_INTF_SEL_MASK,
  338. RK3368_GMAC_PHY_INTF_SEL_RGMII);
  339. rk_clrsetreg(&grf->soc_con16,
  340. RK3368_RXCLK_DLY_ENA_GMAC_MASK |
  341. RK3368_TXCLK_DLY_ENA_GMAC_MASK |
  342. RK3368_CLK_RX_DL_CFG_GMAC_MASK |
  343. RK3368_CLK_TX_DL_CFG_GMAC_MASK,
  344. RK3368_RXCLK_DLY_ENA_GMAC_ENABLE |
  345. RK3368_TXCLK_DLY_ENA_GMAC_ENABLE |
  346. pdata->rx_delay << RK3368_CLK_RX_DL_CFG_GMAC_SHIFT |
  347. pdata->tx_delay << RK3368_CLK_TX_DL_CFG_GMAC_SHIFT);
  348. }
  349. static void rk3399_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  350. {
  351. struct rk3399_grf_regs *grf;
  352. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  353. rk_clrsetreg(&grf->soc_con5,
  354. RK3399_GMAC_PHY_INTF_SEL_MASK,
  355. RK3399_GMAC_PHY_INTF_SEL_RGMII);
  356. rk_clrsetreg(&grf->soc_con6,
  357. RK3399_RXCLK_DLY_ENA_GMAC_MASK |
  358. RK3399_TXCLK_DLY_ENA_GMAC_MASK |
  359. RK3399_CLK_RX_DL_CFG_GMAC_MASK |
  360. RK3399_CLK_TX_DL_CFG_GMAC_MASK,
  361. RK3399_RXCLK_DLY_ENA_GMAC_ENABLE |
  362. RK3399_TXCLK_DLY_ENA_GMAC_ENABLE |
  363. pdata->rx_delay << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT |
  364. pdata->tx_delay << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT);
  365. }
  366. static void rv1108_gmac_set_to_rmii(struct gmac_rockchip_platdata *pdata)
  367. {
  368. struct rv1108_grf *grf;
  369. enum {
  370. RV1108_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  371. RV1108_GMAC_PHY_INTF_SEL_RMII = 4 << 4,
  372. };
  373. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  374. rk_clrsetreg(&grf->gmac_con0,
  375. RV1108_GMAC_PHY_INTF_SEL_MASK,
  376. RV1108_GMAC_PHY_INTF_SEL_RMII);
  377. }
  378. static int gmac_rockchip_probe(struct udevice *dev)
  379. {
  380. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  381. struct rk_gmac_ops *ops =
  382. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  383. struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
  384. struct eth_pdata *eth_pdata = &dw_pdata->eth_pdata;
  385. struct clk clk;
  386. ulong rate;
  387. int ret;
  388. ret = clk_get_by_index(dev, 0, &clk);
  389. if (ret)
  390. return ret;
  391. switch (eth_pdata->phy_interface) {
  392. case PHY_INTERFACE_MODE_RGMII:
  393. /*
  394. * If the gmac clock is from internal pll, need to set and
  395. * check the return value for gmac clock at RGMII mode. If
  396. * the gmac clock is from external source, the clock rate
  397. * is not set, because of it is bypassed.
  398. */
  399. if (!pdata->clock_input) {
  400. rate = clk_set_rate(&clk, 125000000);
  401. if (rate != 125000000)
  402. return -EINVAL;
  403. }
  404. /* Set to RGMII mode */
  405. if (ops->set_to_rgmii)
  406. ops->set_to_rgmii(pdata);
  407. else
  408. return -EPERM;
  409. break;
  410. case PHY_INTERFACE_MODE_RMII:
  411. /* The commet is the same as RGMII mode */
  412. if (!pdata->clock_input) {
  413. rate = clk_set_rate(&clk, 50000000);
  414. if (rate != 50000000)
  415. return -EINVAL;
  416. }
  417. /* Set to RMII mode */
  418. if (ops->set_to_rmii)
  419. ops->set_to_rmii(pdata);
  420. else
  421. return -EPERM;
  422. break;
  423. default:
  424. debug("NO interface defined!\n");
  425. return -ENXIO;
  426. }
  427. return designware_eth_probe(dev);
  428. }
  429. static int gmac_rockchip_eth_start(struct udevice *dev)
  430. {
  431. struct eth_pdata *pdata = dev_get_platdata(dev);
  432. struct dw_eth_dev *priv = dev_get_priv(dev);
  433. struct rk_gmac_ops *ops =
  434. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  435. int ret;
  436. ret = designware_eth_init(priv, pdata->enetaddr);
  437. if (ret)
  438. return ret;
  439. ret = ops->fix_mac_speed(priv);
  440. if (ret)
  441. return ret;
  442. ret = designware_eth_enable(priv);
  443. if (ret)
  444. return ret;
  445. return 0;
  446. }
  447. const struct eth_ops gmac_rockchip_eth_ops = {
  448. .start = gmac_rockchip_eth_start,
  449. .send = designware_eth_send,
  450. .recv = designware_eth_recv,
  451. .free_pkt = designware_eth_free_pkt,
  452. .stop = designware_eth_stop,
  453. .write_hwaddr = designware_eth_write_hwaddr,
  454. };
  455. const struct rk_gmac_ops rk3228_gmac_ops = {
  456. .fix_mac_speed = rk3228_gmac_fix_mac_speed,
  457. .set_to_rgmii = rk3228_gmac_set_to_rgmii,
  458. };
  459. const struct rk_gmac_ops rk3288_gmac_ops = {
  460. .fix_mac_speed = rk3288_gmac_fix_mac_speed,
  461. .set_to_rgmii = rk3288_gmac_set_to_rgmii,
  462. };
  463. const struct rk_gmac_ops rk3328_gmac_ops = {
  464. .fix_mac_speed = rk3328_gmac_fix_mac_speed,
  465. .set_to_rgmii = rk3328_gmac_set_to_rgmii,
  466. };
  467. const struct rk_gmac_ops rk3368_gmac_ops = {
  468. .fix_mac_speed = rk3368_gmac_fix_mac_speed,
  469. .set_to_rgmii = rk3368_gmac_set_to_rgmii,
  470. };
  471. const struct rk_gmac_ops rk3399_gmac_ops = {
  472. .fix_mac_speed = rk3399_gmac_fix_mac_speed,
  473. .set_to_rgmii = rk3399_gmac_set_to_rgmii,
  474. };
  475. const struct rk_gmac_ops rv1108_gmac_ops = {
  476. .fix_mac_speed = rv1108_set_rmii_speed,
  477. .set_to_rmii = rv1108_gmac_set_to_rmii,
  478. };
  479. static const struct udevice_id rockchip_gmac_ids[] = {
  480. { .compatible = "rockchip,rk3228-gmac",
  481. .data = (ulong)&rk3228_gmac_ops },
  482. { .compatible = "rockchip,rk3288-gmac",
  483. .data = (ulong)&rk3288_gmac_ops },
  484. { .compatible = "rockchip,rk3328-gmac",
  485. .data = (ulong)&rk3328_gmac_ops },
  486. { .compatible = "rockchip,rk3368-gmac",
  487. .data = (ulong)&rk3368_gmac_ops },
  488. { .compatible = "rockchip,rk3399-gmac",
  489. .data = (ulong)&rk3399_gmac_ops },
  490. { .compatible = "rockchip,rv1108-gmac",
  491. .data = (ulong)&rv1108_gmac_ops },
  492. { }
  493. };
  494. U_BOOT_DRIVER(eth_gmac_rockchip) = {
  495. .name = "gmac_rockchip",
  496. .id = UCLASS_ETH,
  497. .of_match = rockchip_gmac_ids,
  498. .ofdata_to_platdata = gmac_rockchip_ofdata_to_platdata,
  499. .probe = gmac_rockchip_probe,
  500. .ops = &gmac_rockchip_eth_ops,
  501. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  502. .platdata_auto_alloc_size = sizeof(struct gmac_rockchip_platdata),
  503. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  504. };