mvebu_lcd.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Video driver for Marvell Armada XP SoC
  4. *
  5. * Initialization of LCD interface and setup of SPLASH screen image
  6. */
  7. #include <common.h>
  8. #include <video_fb.h>
  9. #include <linux/mbus.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/cpu.h>
  12. #include <asm/arch/soc.h>
  13. #define MVEBU_LCD_WIN_CONTROL(w) (MVEBU_LCD_BASE + 0xf000 + ((w) << 4))
  14. #define MVEBU_LCD_WIN_BASE(w) (MVEBU_LCD_BASE + 0xf004 + ((w) << 4))
  15. #define MVEBU_LCD_WIN_REMAP(w) (MVEBU_LCD_BASE + 0xf00c + ((w) << 4))
  16. #define MVEBU_LCD_CFG_DMA_START_ADDR_0 (MVEBU_LCD_BASE + 0x00cc)
  17. #define MVEBU_LCD_CFG_DMA_START_ADDR_1 (MVEBU_LCD_BASE + 0x00dc)
  18. #define MVEBU_LCD_CFG_GRA_START_ADDR0 (MVEBU_LCD_BASE + 0x00f4)
  19. #define MVEBU_LCD_CFG_GRA_START_ADDR1 (MVEBU_LCD_BASE + 0x00f8)
  20. #define MVEBU_LCD_CFG_GRA_PITCH (MVEBU_LCD_BASE + 0x00fc)
  21. #define MVEBU_LCD_SPU_GRA_OVSA_HPXL_VLN (MVEBU_LCD_BASE + 0x0100)
  22. #define MVEBU_LCD_SPU_GRA_HPXL_VLN (MVEBU_LCD_BASE + 0x0104)
  23. #define MVEBU_LCD_SPU_GZM_HPXL_VLN (MVEBU_LCD_BASE + 0x0108)
  24. #define MVEBU_LCD_SPU_HWC_OVSA_HPXL_VLN (MVEBU_LCD_BASE + 0x010c)
  25. #define MVEBU_LCD_SPU_HWC_HPXL_VLN (MVEBU_LCD_BASE + 0x0110)
  26. #define MVEBU_LCD_SPUT_V_H_TOTAL (MVEBU_LCD_BASE + 0x0114)
  27. #define MVEBU_LCD_SPU_V_H_ACTIVE (MVEBU_LCD_BASE + 0x0118)
  28. #define MVEBU_LCD_SPU_H_PORCH (MVEBU_LCD_BASE + 0x011c)
  29. #define MVEBU_LCD_SPU_V_PORCH (MVEBU_LCD_BASE + 0x0120)
  30. #define MVEBU_LCD_SPU_BLANKCOLOR (MVEBU_LCD_BASE + 0x0124)
  31. #define MVEBU_LCD_SPU_ALPHA_COLOR1 (MVEBU_LCD_BASE + 0x0128)
  32. #define MVEBU_LCD_SPU_ALPHA_COLOR2 (MVEBU_LCD_BASE + 0x012c)
  33. #define MVEBU_LCD_SPU_COLORKEY_Y (MVEBU_LCD_BASE + 0x0130)
  34. #define MVEBU_LCD_SPU_COLORKEY_U (MVEBU_LCD_BASE + 0x0134)
  35. #define MVEBU_LCD_SPU_COLORKEY_V (MVEBU_LCD_BASE + 0x0138)
  36. #define MVEBU_LCD_CFG_RDREG4F (MVEBU_LCD_BASE + 0x013c)
  37. #define MVEBU_LCD_SPU_SPI_RXDATA (MVEBU_LCD_BASE + 0x0140)
  38. #define MVEBU_LCD_SPU_ISA_RXDATA (MVEBU_LCD_BASE + 0x0144)
  39. #define MVEBU_LCD_SPU_DBG_ISA (MVEBU_LCD_BASE + 0x0148)
  40. #define MVEBU_LCD_SPU_HWC_RDDAT (MVEBU_LCD_BASE + 0x0158)
  41. #define MVEBU_LCD_SPU_GAMMA_RDDAT (MVEBU_LCD_BASE + 0x015c)
  42. #define MVEBU_LCD_SPU_PALETTE_RDDAT (MVEBU_LCD_BASE + 0x0160)
  43. #define MVEBU_LCD_SPU_IOPAD_IN (MVEBU_LCD_BASE + 0x0178)
  44. #define MVEBU_LCD_FRAME_COUNT (MVEBU_LCD_BASE + 0x017c)
  45. #define MVEBU_LCD_SPU_DMA_CTRL0 (MVEBU_LCD_BASE + 0x0190)
  46. #define MVEBU_LCD_SPU_DMA_CTRL1 (MVEBU_LCD_BASE + 0x0194)
  47. #define MVEBU_LCD_SPU_SRAM_CTRL (MVEBU_LCD_BASE + 0x0198)
  48. #define MVEBU_LCD_SPU_SRAM_WRDAT (MVEBU_LCD_BASE + 0x019c)
  49. #define MVEBU_LCD_SPU_SRAM_PARA0 (MVEBU_LCD_BASE + 0x01a0)
  50. #define MVEBU_LCD_SPU_SRAM_PARA1 (MVEBU_LCD_BASE + 0x01a4)
  51. #define MVEBU_LCD_CFG_SCLK_DIV (MVEBU_LCD_BASE + 0x01a8)
  52. #define MVEBU_LCD_SPU_CONTRAST (MVEBU_LCD_BASE + 0x01ac)
  53. #define MVEBU_LCD_SPU_SATURATION (MVEBU_LCD_BASE + 0x01b0)
  54. #define MVEBU_LCD_SPU_CBSH_HUE (MVEBU_LCD_BASE + 0x01b4)
  55. #define MVEBU_LCD_SPU_DUMB_CTRL (MVEBU_LCD_BASE + 0x01b8)
  56. #define MVEBU_LCD_SPU_IOPAD_CONTROL (MVEBU_LCD_BASE + 0x01bc)
  57. #define MVEBU_LCD_SPU_IRQ_ENA_2 (MVEBU_LCD_BASE + 0x01d8)
  58. #define MVEBU_LCD_SPU_IRQ_ISR_2 (MVEBU_LCD_BASE + 0x01dc)
  59. #define MVEBU_LCD_SPU_IRQ_ENA (MVEBU_LCD_BASE + 0x01c0)
  60. #define MVEBU_LCD_SPU_IRQ_ISR (MVEBU_LCD_BASE + 0x01c4)
  61. #define MVEBU_LCD_ADLL_CTRL (MVEBU_LCD_BASE + 0x01c8)
  62. #define MVEBU_LCD_CLK_DIS (MVEBU_LCD_BASE + 0x01cc)
  63. #define MVEBU_LCD_VGA_HVSYNC_DELAY (MVEBU_LCD_BASE + 0x01d4)
  64. #define MVEBU_LCD_CLK_CFG_0 (MVEBU_LCD_BASE + 0xf0a0)
  65. #define MVEBU_LCD_CLK_CFG_1 (MVEBU_LCD_BASE + 0xf0a4)
  66. #define MVEBU_LCD_LVDS_CLK_CFG (MVEBU_LCD_BASE + 0xf0ac)
  67. #define MVEBU_LVDS_PADS_REG (MVEBU_SYSTEM_REG_BASE + 0xf0)
  68. /* Setup Mbus Bridge Windows for LCD */
  69. static void mvebu_lcd_conf_mbus_registers(void)
  70. {
  71. const struct mbus_dram_target_info *dram;
  72. int i;
  73. dram = mvebu_mbus_dram_info();
  74. /* Disable windows, set size/base/remap to 0 */
  75. for (i = 0; i < 6; i++) {
  76. writel(0, MVEBU_LCD_WIN_CONTROL(i));
  77. writel(0, MVEBU_LCD_WIN_BASE(i));
  78. writel(0, MVEBU_LCD_WIN_REMAP(i));
  79. }
  80. /* Write LCD bridge window registers */
  81. for (i = 0; i < dram->num_cs; i++) {
  82. const struct mbus_dram_window *cs = dram->cs + i;
  83. writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
  84. (dram->mbus_dram_target_id << 4) | 1,
  85. MVEBU_LCD_WIN_CONTROL(i));
  86. writel(cs->base & 0xffff0000, MVEBU_LCD_WIN_BASE(i));
  87. }
  88. }
  89. /* Initialize LCD registers */
  90. int mvebu_lcd_register_init(struct mvebu_lcd_info *lcd_info)
  91. {
  92. /* Local variable for easier handling */
  93. int x = lcd_info->x_res;
  94. int y = lcd_info->y_res;
  95. u32 val;
  96. /* Setup Mbus Bridge Windows */
  97. mvebu_lcd_conf_mbus_registers();
  98. /*
  99. * Set LVDS Pads Control Register
  100. * wr 0 182F0 FFE00000
  101. */
  102. clrbits_le32(MVEBU_LVDS_PADS_REG, 0x1f << 16);
  103. /*
  104. * Set the LCD_CFG_GRA_START_ADDR0/1 Registers
  105. * This is supposed to point to the "physical" memory at memory
  106. * end (currently 1GB-64MB but also may be 2GB-64MB).
  107. * See also the Window 0 settings!
  108. */
  109. writel(lcd_info->fb_base, MVEBU_LCD_CFG_GRA_START_ADDR0);
  110. writel(lcd_info->fb_base, MVEBU_LCD_CFG_GRA_START_ADDR1);
  111. /*
  112. * Set the LCD_CFG_GRA_PITCH Register
  113. * Bits 31-28: Duty Cycle of Backlight. value/16=High (0x8=Mid Setting)
  114. * Bits 25-16: Backlight divider from 32kHz Clock
  115. * (here 16=0x10 for 1kHz)
  116. * Bits 15-00: Line Length in Bytes
  117. * 240*2 (for RGB1555)=480=0x1E0
  118. */
  119. writel(0x80100000 + 2 * x, MVEBU_LCD_CFG_GRA_PITCH);
  120. /*
  121. * Set the LCD_SPU_GRA_OVSA_HPXL_VLN Register
  122. * Bits 31-16: Vertical start of graphical overlay on screen
  123. * Bits 15-00: Horizontal start of graphical overlay on screen
  124. */
  125. writel(0x00000000, MVEBU_LCD_SPU_GRA_OVSA_HPXL_VLN);
  126. /*
  127. * Set the LCD_SPU_GRA_HPXL_VLN Register
  128. * Bits 31-16: Vertical size of graphical overlay 320=0x140
  129. * Bits 15-00: Horizontal size of graphical overlay 240=0xF0
  130. * Values before zooming
  131. */
  132. writel((y << 16) | x, MVEBU_LCD_SPU_GRA_HPXL_VLN);
  133. /*
  134. * Set the LCD_SPU_GZM_HPXL_VLN Register
  135. * Bits 31-16: Vertical size of graphical overlay 320=0x140
  136. * Bits 15-00: Horizontal size of graphical overlay 240=0xF0
  137. * Values after zooming
  138. */
  139. writel((y << 16) | x, MVEBU_LCD_SPU_GZM_HPXL_VLN);
  140. /*
  141. * Set the LCD_SPU_HWC_OVSA_HPXL_VLN Register
  142. * Bits 31-16: Vertical position of HW Cursor 320=0x140
  143. * Bits 15-00: Horizontal position of HW Cursor 240=0xF0
  144. */
  145. writel((y << 16) | x, MVEBU_LCD_SPU_HWC_OVSA_HPXL_VLN);
  146. /*
  147. * Set the LCD_SPU_HWC_OVSA_HPXL_VLN Register
  148. * Bits 31-16: Vertical size of HW Cursor
  149. * Bits 15-00: Horizontal size of HW Cursor
  150. */
  151. writel(0x00000000, MVEBU_LCD_SPU_HWC_HPXL_VLN);
  152. /*
  153. * Set the LCD_SPU_HWC_OVSA_HPXL_VLN Register
  154. * Bits 31-16: Screen total vertical lines:
  155. * VSYNC = 1
  156. * Vertical Front Porch = 2
  157. * Vertical Lines = 320
  158. * Vertical Back Porch = 2
  159. * SUM = 325 = 0x0145
  160. * Bits 15-00: Screen total horizontal pixels:
  161. * HSYNC = 1
  162. * Horizontal Front Porch = 44
  163. * Horizontal Lines = 240
  164. * Horizontal Back Porch = 2
  165. * SUM = 287 = 0x011F
  166. * Note: For the display the backporch is between SYNC and
  167. * the start of the pixels.
  168. * This is not certain for the Marvell (!?)
  169. */
  170. val = ((y + lcd_info->y_fp + lcd_info->y_bp + 1) << 16) |
  171. (x + lcd_info->x_fp + lcd_info->x_bp + 1);
  172. writel(val, MVEBU_LCD_SPUT_V_H_TOTAL);
  173. /*
  174. * Set the LCD_SPU_V_H_ACTIVE Register
  175. * Bits 31-16: Screen active vertical lines 320=0x140
  176. * Bits 15-00: Screen active horizontakl pixels 240=0x00F0
  177. */
  178. writel((y << 16) | x, MVEBU_LCD_SPU_V_H_ACTIVE);
  179. /*
  180. * Set the LCD_SPU_H_PORCH Register
  181. * Bits 31-16: Screen horizontal backporch 44=0x2c
  182. * Bits 15-00: Screen horizontal frontporch 2=0x02
  183. * Note: The terms "front" and "back" for the Marvell seem to be
  184. * exactly opposite to the display.
  185. */
  186. writel((lcd_info->x_fp << 16) | lcd_info->x_bp, MVEBU_LCD_SPU_H_PORCH);
  187. /*
  188. * Set the LCD_SPU_V_PORCH Register
  189. * Bits 31-16: Screen vertical backporch 2=0x02
  190. * Bits 15-00: Screen vertical frontporch 2=0x02
  191. * Note: The terms "front" and "back" for the Marvell seem to be exactly
  192. * opposite to the display.
  193. */
  194. writel((lcd_info->y_fp << 16) | lcd_info->y_bp, MVEBU_LCD_SPU_V_PORCH);
  195. /*
  196. * Set the LCD_SPU_BLANKCOLOR Register
  197. * This should be black = 0
  198. * For tests this is magenta=00FF00FF
  199. */
  200. writel(0x00FF00FF, MVEBU_LCD_SPU_BLANKCOLOR);
  201. /*
  202. * Registers in the range of 0x0128 to 0x012C are colors for the cursor
  203. * Registers in the range of 0x0130 to 0x0138 are colors for video
  204. * color keying
  205. */
  206. /*
  207. * Set the LCD_SPU_RDREG4F Register
  208. * Bits 31-12: Reservd
  209. * Bit 11: SRAM Wait
  210. * Bit 10: Smart display fast TX (must be 1)
  211. * Bit 9: DMA Arbitration Video/Graphics overlay: 0=interleaved
  212. * Bit 8: FIFO watermark for DMA: 0=disable
  213. * Bits 07-00: Empty 8B FIFO entries to trigger DMA, default=0x80
  214. */
  215. writel(0x00000780, MVEBU_LCD_CFG_RDREG4F);
  216. /*
  217. * Set the LCD_SPU_DMACTRL 0 Register
  218. * Bit 31: Disable overlay blending 1=disable
  219. * Bit 30: Gamma correction enable, 0=disable
  220. * Bit 29: Video Contrast/Saturation/Hue Adjust enable, 0=disable
  221. * Bit 28: Color palette enable, 0=disable
  222. * Bit 27: DMA AXI Arbiter, 1=default
  223. * Bit 26: HW Cursor 1-bit mode
  224. * Bit 25: HW Cursor or 1- or 2-bit mode
  225. * Bit 24: HW Cursor enabled, 0=disable
  226. * Bits 23-20: Graphics Memory Color Format: 0x1=RGB1555
  227. * Bits 19-16: Video Memory Color Format: 0x1=RGB1555
  228. * Bit 15: Memory Toggle between frame 0 and 1: 0=disable
  229. * Bit 14: Graphics horizontal scaling enable: 0=disable
  230. * Bit 13: Graphics test mode: 0=disable
  231. * Bit 12: Graphics SWAP R and B: 0=disable
  232. * Bit 11: Graphics SWAP U and V: 0=disable
  233. * Bit 10: Graphics SWAP Y and U/V: 0=disable
  234. * Bit 09: Graphic YUV to RGB Conversion: 0=disable
  235. * Bit 08: Graphic Transfer: 1=enable
  236. * Bit 07: Memory Toggle: 0=disable
  237. * Bit 06: Video horizontal scaling enable: 0=disable
  238. * Bit 05: Video test mode: 0=disable
  239. * Bit 04: Video SWAP R and B: 0=disable
  240. * Bit 03: Video SWAP U and V: 0=disable
  241. * Bit 02: Video SWAP Y and U/V: 0=disable
  242. * Bit 01: Video YUV to RGB Conversion: 0=disable
  243. * Bit 00: Video Transfer: 0=disable
  244. */
  245. writel(0x88111100, MVEBU_LCD_SPU_DMA_CTRL0);
  246. /*
  247. * Set the LCD_SPU_DMA_CTRL1 Register
  248. * Bit 31: Manual DMA Trigger = 0
  249. * Bits 30-28: DMA Trigger Source: 0x2 VSYNC
  250. * Bit 28: VSYNC_INV: 0=Rising Edge, 1=Falling Edge
  251. * Bits 26-24: Color Key Mode: 0=disable
  252. * Bit 23: Fill low bits: 0=fill with zeroes
  253. * Bit 22: Reserved
  254. * Bit 21: Gated Clock: 0=disable
  255. * Bit 20: Power Save enable: 0=disable
  256. * Bits 19-18: Reserved
  257. * Bits 17-16: Configure Video/Graphic Path: 0x1: Graphic path alpha.
  258. * Bits 15-08: Configure Alpha: 0x00.
  259. * Bits 07-00: Reserved.
  260. */
  261. writel(0x20010000, MVEBU_LCD_SPU_DMA_CTRL1);
  262. /*
  263. * Set the LCD_SPU_SRAM_CTRL Register
  264. * Reset to default = 0000C000
  265. * Bits 15-14: SRAM control: init=0x3, Read=0, Write=2
  266. * Bits 11-08: SRAM address ID: 0=gamma_yr, 1=gammy_ug, 2=gamma_vb,
  267. * 3=palette, 15=cursor
  268. */
  269. writel(0x0000C000, MVEBU_LCD_SPU_SRAM_CTRL);
  270. /*
  271. * LCD_SPU_SRAM_WRDAT register: 019C
  272. * LCD_SPU_SRAM_PARA0 register: 01A0
  273. * LCD_SPU_SRAM_PARA1 register: 01A4 - Cursor control/Power settings
  274. */
  275. writel(0x00000000, MVEBU_LCD_SPU_SRAM_PARA1);
  276. /* Clock settings in the at 01A8 and in the range F0A0 see below */
  277. /*
  278. * Set LCD_SPU_CONTRAST
  279. * Bits 31-16: Brightness sign ext. 8-bit value +255 to -255: default=0
  280. * Bits 15-00: Contrast sign ext. 8-bit value +255 to -255: default=0
  281. */
  282. writel(0x00000000, MVEBU_LCD_SPU_CONTRAST);
  283. /*
  284. * Set LCD_SPU_SATURATION
  285. * Bits 31-16: Multiplier signed 4.12 fixed point value
  286. * Bits 15-00: Saturation signed 4.12 fixed point value
  287. */
  288. writel(0x10001000, MVEBU_LCD_SPU_SATURATION);
  289. /*
  290. * Set LCD_SPU_HUE
  291. * Bits 31-16: Sine signed 2.14 fixed point value
  292. * Bits 15-00: Cosine signed 2.14 fixed point value
  293. */
  294. writel(0x00000000, MVEBU_LCD_SPU_CBSH_HUE);
  295. /*
  296. * Set LCD_SPU_DUMB_CTRL
  297. * Bits 31-28: LCD Type: 3=18 bit RGB | 6=24 bit RGB888
  298. * Bits 27-12: Reserved
  299. * Bit 11: LCD DMA Pipeline Enable: 1=Enable
  300. * Bits 10-09: Reserved
  301. * Bit 8: LCD GPIO pin (??)
  302. * Bit 7: Reverse RGB
  303. * Bit 6: Invert composite blank signal DE/EN (??)
  304. * Bit 5: Invert composite sync signal
  305. * Bit 4: Invert Pixel Valid Enable DE/EN (??)
  306. * Bit 3: Invert VSYNC
  307. * Bit 2: Invert HSYNC
  308. * Bit 1: Invert Pixel Clock
  309. * Bit 0: Enable LCD Panel: 1=Enable
  310. * Question: Do we have to disable Smart and Dumb LCD
  311. * and separately enable LVDS?
  312. */
  313. writel(0x6000080F, MVEBU_LCD_SPU_DUMB_CTRL);
  314. /*
  315. * Set LCD_SPU_IOPAD_CTRL
  316. * Bits 31-20: Reserved
  317. * Bits 19-18: Vertical Interpolation: 0=Disable
  318. * Bits 17-16: Reserved
  319. * Bit 15: Graphics Vertical Mirror enable: 0=disable
  320. * Bit 14: Reserved
  321. * Bit 13: Video Vertical Mirror enable: 0=disable
  322. * Bit 12: Reserved
  323. * Bit 11: Command Vertical Mirror enable: 0=disable
  324. * Bit 10: Reserved
  325. * Bits 09-08: YUV to RGB Color space conversion: 0 (Not used)
  326. * Bits 07-04: AXI Bus Master: 0x4: no crossing of 4k boundary,
  327. * 128 Bytes burst
  328. * Bits 03-00: LCD pins: ??? 0=24-bit Dump panel ??
  329. */
  330. writel(0x000000C0, MVEBU_LCD_SPU_IOPAD_CONTROL);
  331. /*
  332. * Set SUP_IRQ_ENA_2: Disable all interrupts
  333. */
  334. writel(0x00000000, MVEBU_LCD_SPU_IRQ_ENA_2);
  335. /*
  336. * Set SUP_IRQ_ENA: Disable all interrupts.
  337. */
  338. writel(0x00000000, MVEBU_LCD_SPU_IRQ_ENA);
  339. /*
  340. * Set up ADDL Control Register
  341. * Bits 31-29: 0x0 = Fastest Delay Line (default)
  342. * 0x3 = Slowest Delay Line (default)
  343. * Bit 28: Calibration done status.
  344. * Bit 27: Reserved
  345. * Bit 26: Set Pixel Clock to ADDL output
  346. * Bit 25: Reduce CAL Enable
  347. * Bits 24-22: Manual calibration value.
  348. * Bit 21: Manual calibration enable.
  349. * Bit 20: Restart Auto Cal
  350. * Bits 19-16: Calibration Threshold voltage, default= 0x2
  351. * Bite 15-14: Reserved
  352. * Bits 13-11: Divisor for ADDL Clock: 0x1=/2, 0x3=/8, 0x5=/16
  353. * Bit 10: Power Down ADDL module, default = 1!
  354. * Bits 09-08: Test point configuration: 0x2=Bias, 0x3=High-z
  355. * Bit 07: Reset ADDL
  356. * Bit 06: Invert ADLL Clock
  357. * Bits 05-00: Delay taps, 0x3F=Half Cycle, 0x00=No delay
  358. * Note: ADLL is used for a VGA interface with DAC - not used here
  359. */
  360. writel(0x00000000, MVEBU_LCD_ADLL_CTRL);
  361. /*
  362. * Set the LCD_CLK_DIS Register:
  363. * Bits 3 and 4 must be 1
  364. */
  365. writel(0x00000018, MVEBU_LCD_CLK_DIS);
  366. /*
  367. * Set the LCD_VGA_HSYNC/VSYNC Delay Register:
  368. * Bits 03-00: Sets the delay for the HSYNC and VSYNC signals
  369. */
  370. writel(0x00000000, MVEBU_LCD_VGA_HVSYNC_DELAY);
  371. /*
  372. * Clock registers
  373. * See page 475 in the functional spec.
  374. */
  375. /* Step 1 and 2: Disable the PLL */
  376. /*
  377. * Disable PLL, see "LCD Clock Configuration 1 Register" below
  378. */
  379. writel(0x8FF40007, MVEBU_LCD_CLK_CFG_1);
  380. /*
  381. * Powerdown, see "LCD Clock Configuration 0 Register" below
  382. */
  383. writel(0x94000174, MVEBU_LCD_CLK_CFG_0);
  384. /*
  385. * Set the LCD_CFG_SCLK_DIV Register
  386. * This is set fix to 0x40000001 for the LVDS output:
  387. * Bits 31-30: SCLCK Source: 0=AXIBus, 1=AHBus, 2=PLLDivider0
  388. * Bits 15-01: Clock Divider: Bypass for LVDS=0x0001
  389. * See page 475 in section 28.5.
  390. */
  391. writel(0x80000001, MVEBU_LCD_CFG_SCLK_DIV);
  392. /*
  393. * Set the LCD Clock Configuration 0 Register:
  394. * Bit 31: Powerdown: 0=Power up
  395. * Bits 30-29: Reserved
  396. * Bits 28-26: PLL_KDIV: This encodes K
  397. * K=16 => 0x5
  398. * Bits 25-17: PLL_MDIV: This is M-1:
  399. * M=1 => 0x0
  400. * Bits 16-13: VCO band: 0x1 for 700-920MHz
  401. * Bits 12-04: PLL_NDIV: This is N-1 and corresponds to R1_CTRL!
  402. * N=28=0x1C => 0x1B
  403. * Bits 03-00: R1_CTRL (for N=28 => 0x4)
  404. */
  405. writel(0x940021B4, MVEBU_LCD_CLK_CFG_0);
  406. /*
  407. * Set the LCD Clock Configuration 1 Register:
  408. * Bits 31-19: Reserved
  409. * Bit 18: Select PLL: Core PLL, 1=Dedicated PPL
  410. * Bit 17: Clock Output Enable: 0=disable, 1=enable
  411. * Bit 16: Select RefClk: 0=RefClk (25MHz), 1=External
  412. * Bit 15: Half-Div, Device Clock by DIV+0.5*Half-Dev
  413. * Bits 14-13: Reserved
  414. * Bits 12-00: PLL Full Divider [Note: Assumed to be the Post-Divider
  415. * M' for LVDS=7!]
  416. */
  417. writel(0x8FF40007, MVEBU_LCD_CLK_CFG_1);
  418. /*
  419. * Set the LVDS Clock Configuration Register:
  420. * Bit 31: Clock Gating for the input clock to the LVDS
  421. * Bit 30: LVDS Serializer enable: 1=Enabled
  422. * Bits 29-11: Reserved
  423. * Bit 11-08: LVDS Clock delay: 0x02 (default): by 2 pixel clock/7
  424. * Bits 07-02: Reserved
  425. * Bit 01: 24bbp Option: 0=Option_1,1=Option2
  426. * Bit 00: 1=24bbp Panel: 0=18bpp Panel
  427. * Note: Bits 0 and must be verified with the help of the
  428. * Interface/display
  429. */
  430. writel(0xC0000201, MVEBU_LCD_LVDS_CLK_CFG);
  431. /*
  432. * Power up PLL (Clock Config 0)
  433. */
  434. writel(0x140021B4, MVEBU_LCD_CLK_CFG_0);
  435. /* wait 10 ms */
  436. mdelay(10);
  437. /*
  438. * Enable PLL (Clock Config 1)
  439. */
  440. writel(0x8FF60007, MVEBU_LCD_CLK_CFG_1);
  441. return 0;
  442. }
  443. int __weak board_video_init(void)
  444. {
  445. return -1;
  446. }
  447. void *video_hw_init(void)
  448. {
  449. static GraphicDevice mvebufb;
  450. GraphicDevice *pGD = &mvebufb;
  451. u32 val;
  452. /*
  453. * The board code needs to call mvebu_lcd_register_init()
  454. * in its board_video_init() implementation, with the board
  455. * specific parameters for its LCD.
  456. */
  457. if (board_video_init() || !readl(MVEBU_LCD_CFG_GRA_START_ADDR0))
  458. return NULL;
  459. /* Provide the necessary values for the U-Boot video IF */
  460. val = readl(MVEBU_LCD_SPU_V_H_ACTIVE);
  461. pGD->winSizeY = val >> 16;
  462. pGD->winSizeX = val & 0x0000ffff;
  463. pGD->gdfBytesPP = 2;
  464. pGD->gdfIndex = GDF_15BIT_555RGB;
  465. pGD->frameAdrs = readl(MVEBU_LCD_CFG_GRA_START_ADDR0);
  466. debug("LCD: buffer at 0x%08x resolution %dx%d\n", pGD->frameAdrs,
  467. pGD->winSizeX, pGD->winSizeY);
  468. return pGD;
  469. }