ehci-mx5.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
  3. * Copyright (C) 2010 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <common.h>
  16. #include <usb.h>
  17. #include <errno.h>
  18. #include <linux/compiler.h>
  19. #include <usb/ehci-fsl.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/imx-regs.h>
  22. #include <asm/arch/clock.h>
  23. #include <asm/arch/mx5x_pins.h>
  24. #include <asm/arch/iomux.h>
  25. #include "ehci.h"
  26. #include "ehci-core.h"
  27. #define MX5_USBOTHER_REGS_OFFSET 0x800
  28. #define MXC_OTG_OFFSET 0
  29. #define MXC_H1_OFFSET 0x200
  30. #define MXC_H2_OFFSET 0x400
  31. #define MXC_USBCTRL_OFFSET 0
  32. #define MXC_USB_PHY_CTR_FUNC_OFFSET 0x8
  33. #define MXC_USB_PHY_CTR_FUNC2_OFFSET 0xc
  34. #define MXC_USB_CTRL_1_OFFSET 0x10
  35. #define MXC_USBH2CTRL_OFFSET 0x14
  36. /* USB_CTRL */
  37. #define MXC_OTG_UCTRL_OWIE_BIT (1 << 27) /* OTG wakeup intr enable */
  38. #define MXC_OTG_UCTRL_OPM_BIT (1 << 24) /* OTG power mask */
  39. #define MXC_H1_UCTRL_H1UIE_BIT (1 << 12) /* Host1 ULPI interrupt enable */
  40. #define MXC_H1_UCTRL_H1WIE_BIT (1 << 11) /* HOST1 wakeup intr enable */
  41. #define MXC_H1_UCTRL_H1PM_BIT (1 << 8) /* HOST1 power mask */
  42. /* USB_PHY_CTRL_FUNC */
  43. #define MXC_OTG_PHYCTRL_OC_DIS_BIT (1 << 8) /* OTG Disable Overcurrent Event */
  44. #define MXC_H1_OC_DIS_BIT (1 << 5) /* UH1 Disable Overcurrent Event */
  45. /* USBH2CTRL */
  46. #define MXC_H2_UCTRL_H2UIE_BIT (1 << 8)
  47. #define MXC_H2_UCTRL_H2WIE_BIT (1 << 7)
  48. #define MXC_H2_UCTRL_H2PM_BIT (1 << 4)
  49. /* USB_CTRL_1 */
  50. #define MXC_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  51. /* USB pin configuration */
  52. #define USB_PAD_CONFIG (PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST | \
  53. PAD_CTL_DRV_HIGH | PAD_CTL_100K_PU | \
  54. PAD_CTL_HYS_ENABLE | PAD_CTL_PUE_PULL)
  55. #ifdef CONFIG_MX51
  56. /*
  57. * Configure the MX51 USB H1 IOMUX
  58. */
  59. void setup_iomux_usb_h1(void)
  60. {
  61. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0);
  62. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USB_PAD_CONFIG);
  63. mxc_request_iomux(MX51_PIN_USBH1_CLK, IOMUX_CONFIG_ALT0);
  64. mxc_iomux_set_pad(MX51_PIN_USBH1_CLK, USB_PAD_CONFIG);
  65. mxc_request_iomux(MX51_PIN_USBH1_DIR, IOMUX_CONFIG_ALT0);
  66. mxc_iomux_set_pad(MX51_PIN_USBH1_DIR, USB_PAD_CONFIG);
  67. mxc_request_iomux(MX51_PIN_USBH1_NXT, IOMUX_CONFIG_ALT0);
  68. mxc_iomux_set_pad(MX51_PIN_USBH1_NXT, USB_PAD_CONFIG);
  69. mxc_request_iomux(MX51_PIN_USBH1_DATA0, IOMUX_CONFIG_ALT0);
  70. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA0, USB_PAD_CONFIG);
  71. mxc_request_iomux(MX51_PIN_USBH1_DATA1, IOMUX_CONFIG_ALT0);
  72. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA1, USB_PAD_CONFIG);
  73. mxc_request_iomux(MX51_PIN_USBH1_DATA2, IOMUX_CONFIG_ALT0);
  74. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA2, USB_PAD_CONFIG);
  75. mxc_request_iomux(MX51_PIN_USBH1_DATA3, IOMUX_CONFIG_ALT0);
  76. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA3, USB_PAD_CONFIG);
  77. mxc_request_iomux(MX51_PIN_USBH1_DATA4, IOMUX_CONFIG_ALT0);
  78. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA4, USB_PAD_CONFIG);
  79. mxc_request_iomux(MX51_PIN_USBH1_DATA5, IOMUX_CONFIG_ALT0);
  80. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA5, USB_PAD_CONFIG);
  81. mxc_request_iomux(MX51_PIN_USBH1_DATA6, IOMUX_CONFIG_ALT0);
  82. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA6, USB_PAD_CONFIG);
  83. mxc_request_iomux(MX51_PIN_USBH1_DATA7, IOMUX_CONFIG_ALT0);
  84. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA7, USB_PAD_CONFIG);
  85. }
  86. /*
  87. * Configure the MX51 USB H2 IOMUX
  88. */
  89. void setup_iomux_usb_h2(void)
  90. {
  91. mxc_request_iomux(MX51_PIN_EIM_A24, IOMUX_CONFIG_ALT2);
  92. mxc_iomux_set_pad(MX51_PIN_EIM_A24, USB_PAD_CONFIG);
  93. mxc_request_iomux(MX51_PIN_EIM_A25, IOMUX_CONFIG_ALT2);
  94. mxc_iomux_set_pad(MX51_PIN_EIM_A25, USB_PAD_CONFIG);
  95. mxc_request_iomux(MX51_PIN_EIM_A26, IOMUX_CONFIG_ALT2);
  96. mxc_iomux_set_pad(MX51_PIN_EIM_A26, USB_PAD_CONFIG);
  97. mxc_request_iomux(MX51_PIN_EIM_A27, IOMUX_CONFIG_ALT2);
  98. mxc_iomux_set_pad(MX51_PIN_EIM_A27, USB_PAD_CONFIG);
  99. mxc_request_iomux(MX51_PIN_EIM_D16, IOMUX_CONFIG_ALT2);
  100. mxc_iomux_set_pad(MX51_PIN_EIM_D16, USB_PAD_CONFIG);
  101. mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT2);
  102. mxc_iomux_set_pad(MX51_PIN_EIM_D17, USB_PAD_CONFIG);
  103. mxc_request_iomux(MX51_PIN_EIM_D18, IOMUX_CONFIG_ALT2);
  104. mxc_iomux_set_pad(MX51_PIN_EIM_D18, USB_PAD_CONFIG);
  105. mxc_request_iomux(MX51_PIN_EIM_D19, IOMUX_CONFIG_ALT2);
  106. mxc_iomux_set_pad(MX51_PIN_EIM_D19, USB_PAD_CONFIG);
  107. mxc_request_iomux(MX51_PIN_EIM_D20, IOMUX_CONFIG_ALT2);
  108. mxc_iomux_set_pad(MX51_PIN_EIM_D20, USB_PAD_CONFIG);
  109. mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT2);
  110. mxc_iomux_set_pad(MX51_PIN_EIM_D21, USB_PAD_CONFIG);
  111. mxc_request_iomux(MX51_PIN_EIM_D22, IOMUX_CONFIG_ALT2);
  112. mxc_iomux_set_pad(MX51_PIN_EIM_D22, USB_PAD_CONFIG);
  113. mxc_request_iomux(MX51_PIN_EIM_D23, IOMUX_CONFIG_ALT2);
  114. mxc_iomux_set_pad(MX51_PIN_EIM_D23, USB_PAD_CONFIG);
  115. }
  116. #endif
  117. int mxc_set_usbcontrol(int port, unsigned int flags)
  118. {
  119. unsigned int v;
  120. void __iomem *usb_base = (void __iomem *)OTG_BASE_ADDR;
  121. void __iomem *usbother_base;
  122. int ret = 0;
  123. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  124. switch (port) {
  125. case 0: /* OTG port */
  126. if (flags & MXC_EHCI_INTERNAL_PHY) {
  127. v = __raw_readl(usbother_base +
  128. MXC_USB_PHY_CTR_FUNC_OFFSET);
  129. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  130. /* OC/USBPWR is not used */
  131. v |= MXC_OTG_PHYCTRL_OC_DIS_BIT;
  132. else
  133. /* OC/USBPWR is used */
  134. v &= ~MXC_OTG_PHYCTRL_OC_DIS_BIT;
  135. __raw_writel(v, usbother_base +
  136. MXC_USB_PHY_CTR_FUNC_OFFSET);
  137. v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
  138. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  139. v |= MXC_OTG_UCTRL_OPM_BIT;
  140. else
  141. v &= ~MXC_OTG_UCTRL_OPM_BIT;
  142. __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
  143. }
  144. break;
  145. case 1: /* Host 1 Host ULPI */
  146. #ifdef CONFIG_MX51
  147. /* The clock for the USBH1 ULPI port will come externally
  148. from the PHY. */
  149. v = __raw_readl(usbother_base + MXC_USB_CTRL_1_OFFSET);
  150. __raw_writel(v | MXC_USB_CTRL_UH1_EXT_CLK_EN, usbother_base +
  151. MXC_USB_CTRL_1_OFFSET);
  152. #endif
  153. v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
  154. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  155. v &= ~MXC_H1_UCTRL_H1PM_BIT; /* HOST1 power mask used */
  156. else
  157. v |= MXC_H1_UCTRL_H1PM_BIT; /* HOST1 power mask used */
  158. __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
  159. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
  160. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  161. v &= ~MXC_H1_OC_DIS_BIT; /* OC is used */
  162. else
  163. v |= MXC_H1_OC_DIS_BIT; /* OC is not used */
  164. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
  165. break;
  166. case 2: /* Host 2 ULPI */
  167. v = __raw_readl(usbother_base + MXC_USBH2CTRL_OFFSET);
  168. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  169. v &= ~MXC_H2_UCTRL_H2PM_BIT; /* HOST2 power mask used */
  170. else
  171. v |= MXC_H2_UCTRL_H2PM_BIT; /* HOST2 power mask used */
  172. __raw_writel(v, usbother_base + MXC_USBH2CTRL_OFFSET);
  173. break;
  174. }
  175. return ret;
  176. }
  177. void __board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
  178. {
  179. }
  180. void board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
  181. __attribute((weak, alias("__board_ehci_hcd_postinit")));
  182. int ehci_hcd_init(void)
  183. {
  184. struct usb_ehci *ehci;
  185. #ifdef CONFIG_MX53
  186. struct clkctl *sc_regs = (struct clkctl *)CCM_BASE_ADDR;
  187. u32 reg;
  188. reg = __raw_readl(&sc_regs->cscmr1) & ~(1 << 26);
  189. /* derive USB PHY clock multiplexer from PLL3 */
  190. reg |= 1 << 26;
  191. __raw_writel(reg, &sc_regs->cscmr1);
  192. #endif
  193. set_usboh3_clk();
  194. enable_usboh3_clk(1);
  195. set_usb_phy2_clk();
  196. enable_usb_phy2_clk(1);
  197. mdelay(1);
  198. /* Do board specific initialization */
  199. board_ehci_hcd_init(CONFIG_MXC_USB_PORT);
  200. ehci = (struct usb_ehci *)(OTG_BASE_ADDR +
  201. (0x200 * CONFIG_MXC_USB_PORT));
  202. hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
  203. hcor = (struct ehci_hcor *)((uint32_t)hccr +
  204. HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
  205. setbits_le32(&ehci->usbmode, CM_HOST);
  206. __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
  207. setbits_le32(&ehci->portsc, USB_EN);
  208. mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS);
  209. mdelay(10);
  210. /* Do board specific post-initialization */
  211. board_ehci_hcd_postinit(ehci, CONFIG_MXC_USB_PORT);
  212. return 0;
  213. }
  214. int ehci_hcd_stop(void)
  215. {
  216. return 0;
  217. }