cpu_init.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <watchdog.h>
  9. #include <mpc8xx.h>
  10. #include <commproc.h>
  11. #if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
  12. DECLARE_GLOBAL_DATA_PTR;
  13. #endif
  14. #if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
  15. defined(CONFIG_SYS_SMC_UCODE_PATCH)
  16. void cpm_load_patch (volatile immap_t * immr);
  17. #endif
  18. /*
  19. * Breath some life into the CPU...
  20. *
  21. * Set up the memory map,
  22. * initialize a bunch of registers,
  23. * initialize the UPM's
  24. */
  25. void cpu_init_f (volatile immap_t * immr)
  26. {
  27. #ifndef CONFIG_MBX
  28. volatile memctl8xx_t *memctl = &immr->im_memctl;
  29. # ifdef CONFIG_SYS_PLPRCR
  30. ulong mfmask;
  31. # endif
  32. #endif
  33. ulong reg;
  34. /* SYPCR - contains watchdog control (11-9) */
  35. immr->im_siu_conf.sc_sypcr = CONFIG_SYS_SYPCR;
  36. #if defined(CONFIG_WATCHDOG)
  37. reset_8xx_watchdog (immr);
  38. #endif /* CONFIG_WATCHDOG */
  39. /* SIUMCR - contains debug pin configuration (11-6) */
  40. #ifndef CONFIG_SVM_SC8xx
  41. immr->im_siu_conf.sc_siumcr |= CONFIG_SYS_SIUMCR;
  42. #else
  43. immr->im_siu_conf.sc_siumcr = CONFIG_SYS_SIUMCR;
  44. #endif
  45. /* initialize timebase status and control register (11-26) */
  46. /* unlock TBSCRK */
  47. immr->im_sitk.sitk_tbscrk = KAPWR_KEY;
  48. immr->im_sit.sit_tbscr = CONFIG_SYS_TBSCR;
  49. /* initialize the PIT (11-31) */
  50. immr->im_sitk.sitk_piscrk = KAPWR_KEY;
  51. immr->im_sit.sit_piscr = CONFIG_SYS_PISCR;
  52. /* System integration timers. Don't change EBDF! (15-27) */
  53. immr->im_clkrstk.cark_sccrk = KAPWR_KEY;
  54. reg = immr->im_clkrst.car_sccr;
  55. reg &= SCCR_MASK;
  56. reg |= CONFIG_SYS_SCCR;
  57. immr->im_clkrst.car_sccr = reg;
  58. /* PLL (CPU clock) settings (15-30) */
  59. immr->im_clkrstk.cark_plprcrk = KAPWR_KEY;
  60. #ifndef CONFIG_MBX /* MBX board does things different */
  61. /* If CONFIG_SYS_PLPRCR (set in the various *_config.h files) tries to
  62. * set the MF field, then just copy CONFIG_SYS_PLPRCR over car_plprcr,
  63. * otherwise OR in CONFIG_SYS_PLPRCR so we do not change the current MF
  64. * field value.
  65. *
  66. * For newer (starting MPC866) chips PLPRCR layout is different.
  67. */
  68. #ifdef CONFIG_SYS_PLPRCR
  69. if (get_immr(0xFFFF) >= MPC8xx_NEW_CLK)
  70. mfmask = PLPRCR_MFACT_MSK;
  71. else
  72. mfmask = PLPRCR_MF_MSK;
  73. if ((CONFIG_SYS_PLPRCR & mfmask) != 0)
  74. reg = CONFIG_SYS_PLPRCR; /* reset control bits */
  75. else {
  76. reg = immr->im_clkrst.car_plprcr;
  77. reg &= mfmask; /* isolate MF-related fields */
  78. reg |= CONFIG_SYS_PLPRCR; /* reset control bits */
  79. }
  80. immr->im_clkrst.car_plprcr = reg;
  81. #endif
  82. /*
  83. * Memory Controller:
  84. */
  85. /* perform BR0 reset that MPC850 Rev. A can't guarantee */
  86. reg = memctl->memc_br0;
  87. reg &= BR_PS_MSK; /* Clear everything except Port Size bits */
  88. reg |= BR_V; /* then add just the "Bank Valid" bit */
  89. memctl->memc_br0 = reg;
  90. /* Map banks 0 (and maybe 1) to the FLASH banks 0 (and 1) at
  91. * preliminary addresses - these have to be modified later
  92. * when FLASH size has been determined
  93. *
  94. * Depending on the size of the memory region defined by
  95. * CONFIG_SYS_OR0_REMAP some boards (wide address mask) allow to map the
  96. * CONFIG_SYS_MONITOR_BASE, while others (narrower address mask) can't
  97. * map CONFIG_SYS_MONITOR_BASE.
  98. *
  99. * For example, for CONFIG_IVMS8, the CONFIG_SYS_MONITOR_BASE is
  100. * 0xff000000, but CONFIG_SYS_OR0_REMAP's address mask is 0xfff80000.
  101. *
  102. * If BR0 wasn't loaded with address base 0xff000000, then BR0's
  103. * base address remains as 0x00000000. However, the address mask
  104. * have been narrowed to 512Kb, so CONFIG_SYS_MONITOR_BASE wasn't mapped
  105. * into the Bank0.
  106. *
  107. * This is why CONFIG_IVMS8 and similar boards must load BR0 with
  108. * CONFIG_SYS_BR0_PRELIM in advance.
  109. *
  110. * [Thanks to Michael Liao for this explanation.
  111. * I owe him a free beer. - wd]
  112. */
  113. #if defined(CONFIG_HERMES) || \
  114. defined(CONFIG_ICU862) || \
  115. defined(CONFIG_IP860) || \
  116. defined(CONFIG_IVML24) || \
  117. defined(CONFIG_IVMS8) || \
  118. defined(CONFIG_LWMON) || \
  119. defined(CONFIG_MHPC) || \
  120. defined(CONFIG_R360MPI) || \
  121. defined(CONFIG_RMU) || \
  122. defined(CONFIG_RPXCLASSIC) || \
  123. defined(CONFIG_RPXLITE) || \
  124. defined(CONFIG_SPC1920) || \
  125. defined(CONFIG_SPD823TS)
  126. memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
  127. #endif
  128. #if defined(CONFIG_SYS_OR0_REMAP)
  129. memctl->memc_or0 = CONFIG_SYS_OR0_REMAP;
  130. #endif
  131. #if defined(CONFIG_SYS_OR1_REMAP)
  132. memctl->memc_or1 = CONFIG_SYS_OR1_REMAP;
  133. #endif
  134. #if defined(CONFIG_SYS_OR5_REMAP)
  135. memctl->memc_or5 = CONFIG_SYS_OR5_REMAP;
  136. #endif
  137. /* now restrict to preliminary range */
  138. memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
  139. memctl->memc_or0 = CONFIG_SYS_OR0_PRELIM;
  140. #if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM))
  141. memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
  142. memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
  143. #endif
  144. #if defined(CONFIG_IP860) /* disable CS0 now that Flash is mapped on CS1 */
  145. memctl->memc_br0 = 0;
  146. #endif
  147. #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
  148. memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
  149. memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
  150. #endif
  151. #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
  152. memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
  153. memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
  154. #endif
  155. #if defined(CONFIG_SYS_OR4_PRELIM) && defined(CONFIG_SYS_BR4_PRELIM)
  156. memctl->memc_or4 = CONFIG_SYS_OR4_PRELIM;
  157. memctl->memc_br4 = CONFIG_SYS_BR4_PRELIM;
  158. #endif
  159. #if defined(CONFIG_SYS_OR5_PRELIM) && defined(CONFIG_SYS_BR5_PRELIM)
  160. memctl->memc_or5 = CONFIG_SYS_OR5_PRELIM;
  161. memctl->memc_br5 = CONFIG_SYS_BR5_PRELIM;
  162. #endif
  163. #if defined(CONFIG_SYS_OR6_PRELIM) && defined(CONFIG_SYS_BR6_PRELIM)
  164. memctl->memc_or6 = CONFIG_SYS_OR6_PRELIM;
  165. memctl->memc_br6 = CONFIG_SYS_BR6_PRELIM;
  166. #endif
  167. #if defined(CONFIG_SYS_OR7_PRELIM) && defined(CONFIG_SYS_BR7_PRELIM)
  168. memctl->memc_or7 = CONFIG_SYS_OR7_PRELIM;
  169. memctl->memc_br7 = CONFIG_SYS_BR7_PRELIM;
  170. #endif
  171. #endif /* ! CONFIG_MBX */
  172. /*
  173. * Reset CPM
  174. */
  175. immr->im_cpm.cp_cpcr = CPM_CR_RST | CPM_CR_FLG;
  176. do { /* Spin until command processed */
  177. __asm__ ("eieio");
  178. } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
  179. #ifdef CONFIG_MBX
  180. /*
  181. * on the MBX, things are a little bit different:
  182. * - we need to read the VPD to get board information
  183. * - the plprcr is set up dynamically
  184. * - the memory controller is set up dynamically
  185. */
  186. mbx_init ();
  187. #endif /* CONFIG_MBX */
  188. #ifdef CONFIG_RPXCLASSIC
  189. rpxclassic_init ();
  190. #endif
  191. #if defined(CONFIG_RPXLITE) && defined(CONFIG_ENV_IS_IN_NVRAM)
  192. rpxlite_init ();
  193. #endif
  194. #ifdef CONFIG_SYS_RCCR /* must be done before cpm_load_patch() */
  195. /* write config value */
  196. immr->im_cpm.cp_rccr = CONFIG_SYS_RCCR;
  197. #endif
  198. #if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
  199. defined(CONFIG_SYS_SMC_UCODE_PATCH)
  200. cpm_load_patch (immr); /* load mpc8xx microcode patch */
  201. #endif
  202. }
  203. /*
  204. * initialize higher level parts of CPU like timers
  205. */
  206. int cpu_init_r (void)
  207. {
  208. #if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
  209. bd_t *bd = gd->bd;
  210. volatile immap_t *immr = (volatile immap_t *) (bd->bi_immr_base);
  211. #endif
  212. #ifdef CONFIG_SYS_RTCSC
  213. /* Unlock RTSC register */
  214. immr->im_sitk.sitk_rtcsck = KAPWR_KEY;
  215. /* write config value */
  216. immr->im_sit.sit_rtcsc = CONFIG_SYS_RTCSC;
  217. #endif
  218. #ifdef CONFIG_SYS_RMDS
  219. /* write config value */
  220. immr->im_cpm.cp_rmds = CONFIG_SYS_RMDS;
  221. #endif
  222. return (0);
  223. }