clk-pxs2.c 1.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950
  1. /*
  2. * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <linux/bitops.h>
  7. #include <linux/io.h>
  8. #include "../init.h"
  9. #include "../sc-regs.h"
  10. void uniphier_pxs2_clk_init(void)
  11. {
  12. u32 tmp;
  13. /* deassert reset */
  14. tmp = readl(SC_RSTCTRL);
  15. #ifdef CONFIG_USB_DWC3_UNIPHIER
  16. tmp |= SC_RSTCTRL_NRST_USB3B0 | SC_RSTCTRL_NRST_GIO;
  17. #endif
  18. #ifdef CONFIG_NAND_DENALI
  19. tmp |= SC_RSTCTRL_NRST_NAND;
  20. #endif
  21. writel(tmp, SC_RSTCTRL);
  22. readl(SC_RSTCTRL); /* dummy read */
  23. #ifdef CONFIG_USB_DWC3_UNIPHIER
  24. tmp = readl(SC_RSTCTRL2);
  25. tmp |= SC_RSTCTRL2_NRST_USB3B1;
  26. writel(tmp, SC_RSTCTRL2);
  27. readl(SC_RSTCTRL2); /* dummy read */
  28. tmp = readl(SC_RSTCTRL6);
  29. tmp |= 0x37;
  30. writel(tmp, SC_RSTCTRL6);
  31. #endif
  32. /* provide clocks */
  33. tmp = readl(SC_CLKCTRL);
  34. #ifdef CONFIG_USB_DWC3_UNIPHIER
  35. tmp |= BIT(20) | BIT(19) | SC_CLKCTRL_CEN_USB31 | SC_CLKCTRL_CEN_USB30 |
  36. SC_CLKCTRL_CEN_GIO;
  37. #endif
  38. #ifdef CONFIG_NAND_DENALI
  39. tmp |= SC_CLKCTRL_CEN_NAND;
  40. #endif
  41. writel(tmp, SC_CLKCTRL);
  42. readl(SC_CLKCTRL); /* dummy read */
  43. }