fsl_esdhc.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. /*
  2. * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the pxa mmc code:
  6. * (C) Copyright 2003
  7. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <command.h>
  14. #include <errno.h>
  15. #include <hwconfig.h>
  16. #include <mmc.h>
  17. #include <part.h>
  18. #include <malloc.h>
  19. #include <fsl_esdhc.h>
  20. #include <fdt_support.h>
  21. #include <asm/io.h>
  22. #include <dm.h>
  23. #include <asm-generic/gpio.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
  26. IRQSTATEN_CINT | \
  27. IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
  28. IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
  29. IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
  30. IRQSTATEN_DINT)
  31. struct fsl_esdhc {
  32. uint dsaddr; /* SDMA system address register */
  33. uint blkattr; /* Block attributes register */
  34. uint cmdarg; /* Command argument register */
  35. uint xfertyp; /* Transfer type register */
  36. uint cmdrsp0; /* Command response 0 register */
  37. uint cmdrsp1; /* Command response 1 register */
  38. uint cmdrsp2; /* Command response 2 register */
  39. uint cmdrsp3; /* Command response 3 register */
  40. uint datport; /* Buffer data port register */
  41. uint prsstat; /* Present state register */
  42. uint proctl; /* Protocol control register */
  43. uint sysctl; /* System Control Register */
  44. uint irqstat; /* Interrupt status register */
  45. uint irqstaten; /* Interrupt status enable register */
  46. uint irqsigen; /* Interrupt signal enable register */
  47. uint autoc12err; /* Auto CMD error status register */
  48. uint hostcapblt; /* Host controller capabilities register */
  49. uint wml; /* Watermark level register */
  50. uint mixctrl; /* For USDHC */
  51. char reserved1[4]; /* reserved */
  52. uint fevt; /* Force event register */
  53. uint admaes; /* ADMA error status register */
  54. uint adsaddr; /* ADMA system address register */
  55. char reserved2[4];
  56. uint dllctrl;
  57. uint dllstat;
  58. uint clktunectrlstatus;
  59. char reserved3[84];
  60. uint vendorspec;
  61. uint mmcboot;
  62. uint vendorspec2;
  63. char reserved4[48];
  64. uint hostver; /* Host controller version register */
  65. char reserved5[4]; /* reserved */
  66. uint dmaerraddr; /* DMA error address register */
  67. char reserved6[4]; /* reserved */
  68. uint dmaerrattr; /* DMA error attribute register */
  69. char reserved7[4]; /* reserved */
  70. uint hostcapblt2; /* Host controller capabilities register 2 */
  71. char reserved8[8]; /* reserved */
  72. uint tcr; /* Tuning control register */
  73. char reserved9[28]; /* reserved */
  74. uint sddirctl; /* SD direction control register */
  75. char reserved10[712];/* reserved */
  76. uint scr; /* eSDHC control register */
  77. };
  78. /**
  79. * struct fsl_esdhc_priv
  80. *
  81. * @esdhc_regs: registers of the sdhc controller
  82. * @sdhc_clk: Current clk of the sdhc controller
  83. * @bus_width: bus width, 1bit, 4bit or 8bit
  84. * @cfg: mmc config
  85. * @mmc: mmc
  86. * Following is used when Driver Model is enabled for MMC
  87. * @dev: pointer for the device
  88. * @non_removable: 0: removable; 1: non-removable
  89. * @wp_enable: 1: enable checking wp; 0: no check
  90. * @cd_gpio: gpio for card detection
  91. * @wp_gpio: gpio for write protection
  92. */
  93. struct fsl_esdhc_priv {
  94. struct fsl_esdhc *esdhc_regs;
  95. unsigned int sdhc_clk;
  96. unsigned int bus_width;
  97. struct mmc_config cfg;
  98. struct mmc *mmc;
  99. struct udevice *dev;
  100. int non_removable;
  101. int wp_enable;
  102. struct gpio_desc cd_gpio;
  103. struct gpio_desc wp_gpio;
  104. };
  105. /* Return the XFERTYP flags for a given command and data packet */
  106. static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
  107. {
  108. uint xfertyp = 0;
  109. if (data) {
  110. xfertyp |= XFERTYP_DPSEL;
  111. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  112. xfertyp |= XFERTYP_DMAEN;
  113. #endif
  114. if (data->blocks > 1) {
  115. xfertyp |= XFERTYP_MSBSEL;
  116. xfertyp |= XFERTYP_BCEN;
  117. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  118. xfertyp |= XFERTYP_AC12EN;
  119. #endif
  120. }
  121. if (data->flags & MMC_DATA_READ)
  122. xfertyp |= XFERTYP_DTDSEL;
  123. }
  124. if (cmd->resp_type & MMC_RSP_CRC)
  125. xfertyp |= XFERTYP_CCCEN;
  126. if (cmd->resp_type & MMC_RSP_OPCODE)
  127. xfertyp |= XFERTYP_CICEN;
  128. if (cmd->resp_type & MMC_RSP_136)
  129. xfertyp |= XFERTYP_RSPTYP_136;
  130. else if (cmd->resp_type & MMC_RSP_BUSY)
  131. xfertyp |= XFERTYP_RSPTYP_48_BUSY;
  132. else if (cmd->resp_type & MMC_RSP_PRESENT)
  133. xfertyp |= XFERTYP_RSPTYP_48;
  134. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  135. xfertyp |= XFERTYP_CMDTYP_ABORT;
  136. return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
  137. }
  138. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  139. /*
  140. * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
  141. */
  142. static void
  143. esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
  144. {
  145. struct fsl_esdhc_priv *priv = mmc->priv;
  146. struct fsl_esdhc *regs = priv->esdhc_regs;
  147. uint blocks;
  148. char *buffer;
  149. uint databuf;
  150. uint size;
  151. uint irqstat;
  152. uint timeout;
  153. if (data->flags & MMC_DATA_READ) {
  154. blocks = data->blocks;
  155. buffer = data->dest;
  156. while (blocks) {
  157. timeout = PIO_TIMEOUT;
  158. size = data->blocksize;
  159. irqstat = esdhc_read32(&regs->irqstat);
  160. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
  161. && --timeout);
  162. if (timeout <= 0) {
  163. printf("\nData Read Failed in PIO Mode.");
  164. return;
  165. }
  166. while (size && (!(irqstat & IRQSTAT_TC))) {
  167. udelay(100); /* Wait before last byte transfer complete */
  168. irqstat = esdhc_read32(&regs->irqstat);
  169. databuf = in_le32(&regs->datport);
  170. *((uint *)buffer) = databuf;
  171. buffer += 4;
  172. size -= 4;
  173. }
  174. blocks--;
  175. }
  176. } else {
  177. blocks = data->blocks;
  178. buffer = (char *)data->src;
  179. while (blocks) {
  180. timeout = PIO_TIMEOUT;
  181. size = data->blocksize;
  182. irqstat = esdhc_read32(&regs->irqstat);
  183. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
  184. && --timeout);
  185. if (timeout <= 0) {
  186. printf("\nData Write Failed in PIO Mode.");
  187. return;
  188. }
  189. while (size && (!(irqstat & IRQSTAT_TC))) {
  190. udelay(100); /* Wait before last byte transfer complete */
  191. databuf = *((uint *)buffer);
  192. buffer += 4;
  193. size -= 4;
  194. irqstat = esdhc_read32(&regs->irqstat);
  195. out_le32(&regs->datport, databuf);
  196. }
  197. blocks--;
  198. }
  199. }
  200. }
  201. #endif
  202. static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
  203. {
  204. int timeout;
  205. struct fsl_esdhc_priv *priv = mmc->priv;
  206. struct fsl_esdhc *regs = priv->esdhc_regs;
  207. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
  208. dma_addr_t addr;
  209. #endif
  210. uint wml_value;
  211. wml_value = data->blocksize/4;
  212. if (data->flags & MMC_DATA_READ) {
  213. if (wml_value > WML_RD_WML_MAX)
  214. wml_value = WML_RD_WML_MAX_VAL;
  215. esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
  216. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  217. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
  218. addr = virt_to_phys((void *)(data->dest));
  219. if (upper_32_bits(addr))
  220. printf("Error found for upper 32 bits\n");
  221. else
  222. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  223. #else
  224. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  225. #endif
  226. #endif
  227. } else {
  228. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  229. flush_dcache_range((ulong)data->src,
  230. (ulong)data->src+data->blocks
  231. *data->blocksize);
  232. #endif
  233. if (wml_value > WML_WR_WML_MAX)
  234. wml_value = WML_WR_WML_MAX_VAL;
  235. if (priv->wp_enable) {
  236. if ((esdhc_read32(&regs->prsstat) &
  237. PRSSTAT_WPSPL) == 0) {
  238. printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
  239. return -ETIMEDOUT;
  240. }
  241. }
  242. esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
  243. wml_value << 16);
  244. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  245. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
  246. addr = virt_to_phys((void *)(data->src));
  247. if (upper_32_bits(addr))
  248. printf("Error found for upper 32 bits\n");
  249. else
  250. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  251. #else
  252. esdhc_write32(&regs->dsaddr, (u32)data->src);
  253. #endif
  254. #endif
  255. }
  256. esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
  257. /* Calculate the timeout period for data transactions */
  258. /*
  259. * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
  260. * 2)Timeout period should be minimum 0.250sec as per SD Card spec
  261. * So, Number of SD Clock cycles for 0.25sec should be minimum
  262. * (SD Clock/sec * 0.25 sec) SD Clock cycles
  263. * = (mmc->clock * 1/4) SD Clock cycles
  264. * As 1) >= 2)
  265. * => (2^(timeout+13)) >= mmc->clock * 1/4
  266. * Taking log2 both the sides
  267. * => timeout + 13 >= log2(mmc->clock/4)
  268. * Rounding up to next power of 2
  269. * => timeout + 13 = log2(mmc->clock/4) + 1
  270. * => timeout + 13 = fls(mmc->clock/4)
  271. *
  272. * However, the MMC spec "It is strongly recommended for hosts to
  273. * implement more than 500ms timeout value even if the card
  274. * indicates the 250ms maximum busy length." Even the previous
  275. * value of 300ms is known to be insufficient for some cards.
  276. * So, we use
  277. * => timeout + 13 = fls(mmc->clock/2)
  278. */
  279. timeout = fls(mmc->clock/2);
  280. timeout -= 13;
  281. if (timeout > 14)
  282. timeout = 14;
  283. if (timeout < 0)
  284. timeout = 0;
  285. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  286. if ((timeout == 4) || (timeout == 8) || (timeout == 12))
  287. timeout++;
  288. #endif
  289. #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  290. timeout = 0xE;
  291. #endif
  292. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
  293. return 0;
  294. }
  295. static void check_and_invalidate_dcache_range
  296. (struct mmc_cmd *cmd,
  297. struct mmc_data *data) {
  298. unsigned start = 0;
  299. unsigned end = 0;
  300. unsigned size = roundup(ARCH_DMA_MINALIGN,
  301. data->blocks*data->blocksize);
  302. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
  303. dma_addr_t addr;
  304. addr = virt_to_phys((void *)(data->dest));
  305. if (upper_32_bits(addr))
  306. printf("Error found for upper 32 bits\n");
  307. else
  308. start = lower_32_bits(addr);
  309. #else
  310. start = (unsigned)data->dest;
  311. #endif
  312. end = start + size;
  313. invalidate_dcache_range(start, end);
  314. }
  315. /*
  316. * Sends a command out on the bus. Takes the mmc pointer,
  317. * a command pointer, and an optional data pointer.
  318. */
  319. static int
  320. esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  321. {
  322. int err = 0;
  323. uint xfertyp;
  324. uint irqstat;
  325. struct fsl_esdhc_priv *priv = mmc->priv;
  326. struct fsl_esdhc *regs = priv->esdhc_regs;
  327. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  328. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  329. return 0;
  330. #endif
  331. esdhc_write32(&regs->irqstat, -1);
  332. sync();
  333. /* Wait for the bus to be idle */
  334. while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
  335. (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
  336. ;
  337. while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
  338. ;
  339. /* Wait at least 8 SD clock cycles before the next command */
  340. /*
  341. * Note: This is way more than 8 cycles, but 1ms seems to
  342. * resolve timing issues with some cards
  343. */
  344. udelay(1000);
  345. /* Set up for a data transfer if we have one */
  346. if (data) {
  347. err = esdhc_setup_data(mmc, data);
  348. if(err)
  349. return err;
  350. if (data->flags & MMC_DATA_READ)
  351. check_and_invalidate_dcache_range(cmd, data);
  352. }
  353. /* Figure out the transfer arguments */
  354. xfertyp = esdhc_xfertyp(cmd, data);
  355. /* Mask all irqs */
  356. esdhc_write32(&regs->irqsigen, 0);
  357. /* Send the command */
  358. esdhc_write32(&regs->cmdarg, cmd->cmdarg);
  359. #if defined(CONFIG_FSL_USDHC)
  360. esdhc_write32(&regs->mixctrl,
  361. (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
  362. | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
  363. esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
  364. #else
  365. esdhc_write32(&regs->xfertyp, xfertyp);
  366. #endif
  367. /* Wait for the command to complete */
  368. while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
  369. ;
  370. irqstat = esdhc_read32(&regs->irqstat);
  371. if (irqstat & CMD_ERR) {
  372. err = -ECOMM;
  373. goto out;
  374. }
  375. if (irqstat & IRQSTAT_CTOE) {
  376. err = -ETIMEDOUT;
  377. goto out;
  378. }
  379. /* Switch voltage to 1.8V if CMD11 succeeded */
  380. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
  381. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  382. printf("Run CMD11 1.8V switch\n");
  383. /* Sleep for 5 ms - max time for card to switch to 1.8V */
  384. udelay(5000);
  385. }
  386. /* Workaround for ESDHC errata ENGcm03648 */
  387. if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
  388. int timeout = 6000;
  389. /* Poll on DATA0 line for cmd with busy signal for 600 ms */
  390. while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
  391. PRSSTAT_DAT0)) {
  392. udelay(100);
  393. timeout--;
  394. }
  395. if (timeout <= 0) {
  396. printf("Timeout waiting for DAT0 to go high!\n");
  397. err = -ETIMEDOUT;
  398. goto out;
  399. }
  400. }
  401. /* Copy the response to the response buffer */
  402. if (cmd->resp_type & MMC_RSP_136) {
  403. u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
  404. cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
  405. cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
  406. cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
  407. cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
  408. cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
  409. cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
  410. cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
  411. cmd->response[3] = (cmdrsp0 << 8);
  412. } else
  413. cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
  414. /* Wait until all of the blocks are transferred */
  415. if (data) {
  416. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  417. esdhc_pio_read_write(mmc, data);
  418. #else
  419. do {
  420. irqstat = esdhc_read32(&regs->irqstat);
  421. if (irqstat & IRQSTAT_DTOE) {
  422. err = -ETIMEDOUT;
  423. goto out;
  424. }
  425. if (irqstat & DATA_ERR) {
  426. err = -ECOMM;
  427. goto out;
  428. }
  429. } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
  430. /*
  431. * Need invalidate the dcache here again to avoid any
  432. * cache-fill during the DMA operations such as the
  433. * speculative pre-fetching etc.
  434. */
  435. if (data->flags & MMC_DATA_READ)
  436. check_and_invalidate_dcache_range(cmd, data);
  437. #endif
  438. }
  439. out:
  440. /* Reset CMD and DATA portions on error */
  441. if (err) {
  442. esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
  443. SYSCTL_RSTC);
  444. while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
  445. ;
  446. if (data) {
  447. esdhc_write32(&regs->sysctl,
  448. esdhc_read32(&regs->sysctl) |
  449. SYSCTL_RSTD);
  450. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
  451. ;
  452. }
  453. /* If this was CMD11, then notify that power cycle is needed */
  454. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
  455. printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
  456. }
  457. esdhc_write32(&regs->irqstat, -1);
  458. return err;
  459. }
  460. static void set_sysctl(struct mmc *mmc, uint clock)
  461. {
  462. int div, pre_div;
  463. struct fsl_esdhc_priv *priv = mmc->priv;
  464. struct fsl_esdhc *regs = priv->esdhc_regs;
  465. int sdhc_clk = priv->sdhc_clk;
  466. uint clk;
  467. if (clock < mmc->cfg->f_min)
  468. clock = mmc->cfg->f_min;
  469. if (sdhc_clk / 16 > clock) {
  470. for (pre_div = 2; pre_div < 256; pre_div *= 2)
  471. if ((sdhc_clk / pre_div) <= (clock * 16))
  472. break;
  473. } else
  474. pre_div = 2;
  475. for (div = 1; div <= 16; div++)
  476. if ((sdhc_clk / (div * pre_div)) <= clock)
  477. break;
  478. pre_div >>= mmc->ddr_mode ? 2 : 1;
  479. div -= 1;
  480. clk = (pre_div << 8) | (div << 4);
  481. #ifdef CONFIG_FSL_USDHC
  482. esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
  483. #else
  484. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  485. #endif
  486. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
  487. udelay(10000);
  488. #ifdef CONFIG_FSL_USDHC
  489. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
  490. #else
  491. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
  492. #endif
  493. }
  494. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  495. static void esdhc_clock_control(struct mmc *mmc, bool enable)
  496. {
  497. struct fsl_esdhc_priv *priv = mmc->priv;
  498. struct fsl_esdhc *regs = priv->esdhc_regs;
  499. u32 value;
  500. u32 time_out;
  501. value = esdhc_read32(&regs->sysctl);
  502. if (enable)
  503. value |= SYSCTL_CKEN;
  504. else
  505. value &= ~SYSCTL_CKEN;
  506. esdhc_write32(&regs->sysctl, value);
  507. time_out = 20;
  508. value = PRSSTAT_SDSTB;
  509. while (!(esdhc_read32(&regs->prsstat) & value)) {
  510. if (time_out == 0) {
  511. printf("fsl_esdhc: Internal clock never stabilised.\n");
  512. break;
  513. }
  514. time_out--;
  515. mdelay(1);
  516. }
  517. }
  518. #endif
  519. static void esdhc_set_ios(struct mmc *mmc)
  520. {
  521. struct fsl_esdhc_priv *priv = mmc->priv;
  522. struct fsl_esdhc *regs = priv->esdhc_regs;
  523. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  524. /* Select to use peripheral clock */
  525. esdhc_clock_control(mmc, false);
  526. esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
  527. esdhc_clock_control(mmc, true);
  528. #endif
  529. /* Set the clock speed */
  530. set_sysctl(mmc, mmc->clock);
  531. /* Set the bus width */
  532. esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
  533. if (mmc->bus_width == 4)
  534. esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
  535. else if (mmc->bus_width == 8)
  536. esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
  537. }
  538. static int esdhc_init(struct mmc *mmc)
  539. {
  540. struct fsl_esdhc_priv *priv = mmc->priv;
  541. struct fsl_esdhc *regs = priv->esdhc_regs;
  542. int timeout = 1000;
  543. /* Reset the entire host controller */
  544. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  545. /* Wait until the controller is available */
  546. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  547. udelay(1000);
  548. #if defined(CONFIG_FSL_USDHC)
  549. /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
  550. esdhc_write32(&regs->mmcboot, 0x0);
  551. /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
  552. esdhc_write32(&regs->mixctrl, 0x0);
  553. esdhc_write32(&regs->clktunectrlstatus, 0x0);
  554. /* Put VEND_SPEC to default value */
  555. esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
  556. /* Disable DLL_CTRL delay line */
  557. esdhc_write32(&regs->dllctrl, 0x0);
  558. #endif
  559. #ifndef ARCH_MXC
  560. /* Enable cache snooping */
  561. esdhc_write32(&regs->scr, 0x00000040);
  562. #endif
  563. #ifndef CONFIG_FSL_USDHC
  564. esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
  565. #else
  566. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
  567. #endif
  568. /* Set the initial clock speed */
  569. mmc_set_clock(mmc, 400000);
  570. /* Disable the BRR and BWR bits in IRQSTAT */
  571. esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
  572. /* Put the PROCTL reg back to the default */
  573. esdhc_write32(&regs->proctl, PROCTL_INIT);
  574. /* Set timout to the maximum value */
  575. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
  576. #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
  577. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  578. #endif
  579. return 0;
  580. }
  581. static int esdhc_getcd(struct mmc *mmc)
  582. {
  583. struct fsl_esdhc_priv *priv = mmc->priv;
  584. struct fsl_esdhc *regs = priv->esdhc_regs;
  585. int timeout = 1000;
  586. #ifdef CONFIG_ESDHC_DETECT_QUIRK
  587. if (CONFIG_ESDHC_DETECT_QUIRK)
  588. return 1;
  589. #endif
  590. #ifdef CONFIG_DM_MMC
  591. if (priv->non_removable)
  592. return 1;
  593. if (dm_gpio_is_valid(&priv->cd_gpio))
  594. return dm_gpio_get_value(&priv->cd_gpio);
  595. #endif
  596. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
  597. udelay(1000);
  598. return timeout > 0;
  599. }
  600. static void esdhc_reset(struct fsl_esdhc *regs)
  601. {
  602. unsigned long timeout = 100; /* wait max 100 ms */
  603. /* reset the controller */
  604. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  605. /* hardware clears the bit when it is done */
  606. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  607. udelay(1000);
  608. if (!timeout)
  609. printf("MMC/SD: Reset never completed.\n");
  610. }
  611. static const struct mmc_ops esdhc_ops = {
  612. .send_cmd = esdhc_send_cmd,
  613. .set_ios = esdhc_set_ios,
  614. .init = esdhc_init,
  615. .getcd = esdhc_getcd,
  616. };
  617. static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
  618. struct fsl_esdhc_priv *priv)
  619. {
  620. if (!cfg || !priv)
  621. return -EINVAL;
  622. priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
  623. priv->bus_width = cfg->max_bus_width;
  624. priv->sdhc_clk = cfg->sdhc_clk;
  625. priv->wp_enable = cfg->wp_enable;
  626. return 0;
  627. };
  628. static int fsl_esdhc_init(struct fsl_esdhc_priv *priv)
  629. {
  630. struct fsl_esdhc *regs;
  631. struct mmc *mmc;
  632. u32 caps, voltage_caps;
  633. if (!priv)
  634. return -EINVAL;
  635. regs = priv->esdhc_regs;
  636. /* First reset the eSDHC controller */
  637. esdhc_reset(regs);
  638. #ifndef CONFIG_FSL_USDHC
  639. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
  640. | SYSCTL_IPGEN | SYSCTL_CKEN);
  641. #else
  642. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
  643. VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
  644. #endif
  645. writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
  646. memset(&priv->cfg, 0, sizeof(priv->cfg));
  647. voltage_caps = 0;
  648. caps = esdhc_read32(&regs->hostcapblt);
  649. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
  650. caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
  651. ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
  652. #endif
  653. /* T4240 host controller capabilities register should have VS33 bit */
  654. #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  655. caps = caps | ESDHC_HOSTCAPBLT_VS33;
  656. #endif
  657. if (caps & ESDHC_HOSTCAPBLT_VS18)
  658. voltage_caps |= MMC_VDD_165_195;
  659. if (caps & ESDHC_HOSTCAPBLT_VS30)
  660. voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
  661. if (caps & ESDHC_HOSTCAPBLT_VS33)
  662. voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
  663. priv->cfg.name = "FSL_SDHC";
  664. priv->cfg.ops = &esdhc_ops;
  665. #ifdef CONFIG_SYS_SD_VOLTAGE
  666. priv->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
  667. #else
  668. priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  669. #endif
  670. if ((priv->cfg.voltages & voltage_caps) == 0) {
  671. printf("voltage not supported by controller\n");
  672. return -1;
  673. }
  674. if (priv->bus_width == 8)
  675. priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
  676. else if (priv->bus_width == 4)
  677. priv->cfg.host_caps = MMC_MODE_4BIT;
  678. priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
  679. #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
  680. priv->cfg.host_caps |= MMC_MODE_DDR_52MHz;
  681. #endif
  682. if (priv->bus_width > 0) {
  683. if (priv->bus_width < 8)
  684. priv->cfg.host_caps &= ~MMC_MODE_8BIT;
  685. if (priv->bus_width < 4)
  686. priv->cfg.host_caps &= ~MMC_MODE_4BIT;
  687. }
  688. if (caps & ESDHC_HOSTCAPBLT_HSS)
  689. priv->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  690. #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
  691. if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
  692. priv->cfg.host_caps &= ~MMC_MODE_8BIT;
  693. #endif
  694. priv->cfg.f_min = 400000;
  695. priv->cfg.f_max = min(priv->sdhc_clk, (u32)52000000);
  696. priv->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  697. mmc = mmc_create(&priv->cfg, priv);
  698. if (mmc == NULL)
  699. return -1;
  700. priv->mmc = mmc;
  701. return 0;
  702. }
  703. int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
  704. {
  705. struct fsl_esdhc_priv *priv;
  706. int ret;
  707. if (!cfg)
  708. return -EINVAL;
  709. priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
  710. if (!priv)
  711. return -ENOMEM;
  712. ret = fsl_esdhc_cfg_to_priv(cfg, priv);
  713. if (ret) {
  714. debug("%s xlate failure\n", __func__);
  715. free(priv);
  716. return ret;
  717. }
  718. ret = fsl_esdhc_init(priv);
  719. if (ret) {
  720. debug("%s init failure\n", __func__);
  721. free(priv);
  722. return ret;
  723. }
  724. return 0;
  725. }
  726. int fsl_esdhc_mmc_init(bd_t *bis)
  727. {
  728. struct fsl_esdhc_cfg *cfg;
  729. cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
  730. cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
  731. cfg->sdhc_clk = gd->arch.sdhc_clk;
  732. return fsl_esdhc_initialize(bis, cfg);
  733. }
  734. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  735. void mmc_adapter_card_type_ident(void)
  736. {
  737. u8 card_id;
  738. u8 value;
  739. card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
  740. gd->arch.sdhc_adapter = card_id;
  741. switch (card_id) {
  742. case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
  743. value = QIXIS_READ(brdcfg[5]);
  744. value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
  745. QIXIS_WRITE(brdcfg[5], value);
  746. break;
  747. case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
  748. value = QIXIS_READ(pwr_ctl[1]);
  749. value |= QIXIS_EVDD_BY_SDHC_VS;
  750. QIXIS_WRITE(pwr_ctl[1], value);
  751. break;
  752. case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
  753. value = QIXIS_READ(brdcfg[5]);
  754. value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
  755. QIXIS_WRITE(brdcfg[5], value);
  756. break;
  757. case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
  758. break;
  759. case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
  760. break;
  761. case QIXIS_ESDHC_ADAPTER_TYPE_SD:
  762. break;
  763. case QIXIS_ESDHC_NO_ADAPTER:
  764. break;
  765. default:
  766. break;
  767. }
  768. }
  769. #endif
  770. #ifdef CONFIG_OF_LIBFDT
  771. void fdt_fixup_esdhc(void *blob, bd_t *bd)
  772. {
  773. const char *compat = "fsl,esdhc";
  774. #ifdef CONFIG_FSL_ESDHC_PIN_MUX
  775. if (!hwconfig("esdhc")) {
  776. do_fixup_by_compat(blob, compat, "status", "disabled",
  777. 8 + 1, 1);
  778. return;
  779. }
  780. #endif
  781. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  782. do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
  783. gd->arch.sdhc_clk, 1);
  784. #else
  785. do_fixup_by_compat_u32(blob, compat, "clock-frequency",
  786. gd->arch.sdhc_clk, 1);
  787. #endif
  788. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  789. do_fixup_by_compat_u32(blob, compat, "adapter-type",
  790. (u32)(gd->arch.sdhc_adapter), 1);
  791. #endif
  792. do_fixup_by_compat(blob, compat, "status", "okay",
  793. 4 + 1, 1);
  794. }
  795. #endif
  796. #ifdef CONFIG_DM_MMC
  797. #include <asm/arch/clock.h>
  798. static int fsl_esdhc_probe(struct udevice *dev)
  799. {
  800. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  801. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  802. const void *fdt = gd->fdt_blob;
  803. int node = dev->of_offset;
  804. fdt_addr_t addr;
  805. unsigned int val;
  806. int ret;
  807. addr = dev_get_addr(dev);
  808. if (addr == FDT_ADDR_T_NONE)
  809. return -EINVAL;
  810. priv->esdhc_regs = (struct fsl_esdhc *)addr;
  811. priv->dev = dev;
  812. val = fdtdec_get_int(fdt, node, "bus-width", -1);
  813. if (val == 8)
  814. priv->bus_width = 8;
  815. else if (val == 4)
  816. priv->bus_width = 4;
  817. else
  818. priv->bus_width = 1;
  819. if (fdt_get_property(fdt, node, "non-removable", NULL)) {
  820. priv->non_removable = 1;
  821. } else {
  822. priv->non_removable = 0;
  823. gpio_request_by_name_nodev(fdt, node, "cd-gpios", 0,
  824. &priv->cd_gpio, GPIOD_IS_IN);
  825. }
  826. priv->wp_enable = 1;
  827. ret = gpio_request_by_name_nodev(fdt, node, "wp-gpios", 0,
  828. &priv->wp_gpio, GPIOD_IS_IN);
  829. if (ret)
  830. priv->wp_enable = 0;
  831. /*
  832. * TODO:
  833. * Because lack of clk driver, if SDHC clk is not enabled,
  834. * need to enable it first before this driver is invoked.
  835. *
  836. * we use MXC_ESDHC_CLK to get clk freq.
  837. * If one would like to make this function work,
  838. * the aliases should be provided in dts as this:
  839. *
  840. * aliases {
  841. * mmc0 = &usdhc1;
  842. * mmc1 = &usdhc2;
  843. * mmc2 = &usdhc3;
  844. * mmc3 = &usdhc4;
  845. * };
  846. * Then if your board only supports mmc2 and mmc3, but we can
  847. * correctly get the seq as 2 and 3, then let mxc_get_clock
  848. * work as expected.
  849. */
  850. priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
  851. if (priv->sdhc_clk <= 0) {
  852. dev_err(dev, "Unable to get clk for %s\n", dev->name);
  853. return -EINVAL;
  854. }
  855. ret = fsl_esdhc_init(priv);
  856. if (ret) {
  857. dev_err(dev, "fsl_esdhc_init failure\n");
  858. return ret;
  859. }
  860. upriv->mmc = priv->mmc;
  861. priv->mmc->dev = dev;
  862. return 0;
  863. }
  864. static const struct udevice_id fsl_esdhc_ids[] = {
  865. { .compatible = "fsl,imx6ul-usdhc", },
  866. { .compatible = "fsl,imx6sx-usdhc", },
  867. { .compatible = "fsl,imx6sl-usdhc", },
  868. { .compatible = "fsl,imx6q-usdhc", },
  869. { .compatible = "fsl,imx7d-usdhc", },
  870. { /* sentinel */ }
  871. };
  872. U_BOOT_DRIVER(fsl_esdhc) = {
  873. .name = "fsl-esdhc-mmc",
  874. .id = UCLASS_MMC,
  875. .of_match = fsl_esdhc_ids,
  876. .probe = fsl_esdhc_probe,
  877. .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
  878. };
  879. #endif