immap_83xx.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961
  1. /*
  2. * Copyright 2004-2011 Freescale Semiconductor, Inc.
  3. *
  4. * MPC83xx Internal Memory Map
  5. *
  6. * Contributors:
  7. * Dave Liu <daveliu@freescale.com>
  8. * Tanya Jiang <tanya.jiang@freescale.com>
  9. * Mandy Lavi <mandy.lavi@freescale.com>
  10. * Eran Liberty <liberty@freescale.com>
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #ifndef __IMMAP_83xx__
  15. #define __IMMAP_83xx__
  16. #include <fsl_immap.h>
  17. #include <asm/types.h>
  18. #include <asm/fsl_i2c.h>
  19. #include <asm/mpc8xxx_spi.h>
  20. #include <asm/fsl_lbc.h>
  21. #include <asm/fsl_dma.h>
  22. /*
  23. * Local Access Window
  24. */
  25. typedef struct law83xx {
  26. u32 bar; /* LBIU local access window base address register */
  27. u32 ar; /* LBIU local access window attribute register */
  28. } law83xx_t;
  29. /*
  30. * System configuration registers
  31. */
  32. typedef struct sysconf83xx {
  33. u32 immrbar; /* Internal memory map base address register */
  34. u8 res0[0x04];
  35. u32 altcbar; /* Alternate configuration base address register */
  36. u8 res1[0x14];
  37. law83xx_t lblaw[4]; /* LBIU local access window */
  38. u8 res2[0x20];
  39. law83xx_t pcilaw[2]; /* PCI local access window */
  40. u8 res3[0x10];
  41. law83xx_t pcielaw[2]; /* PCI Express local access window */
  42. u8 res4[0x10];
  43. law83xx_t ddrlaw[2]; /* DDR local access window */
  44. u8 res5[0x50];
  45. u32 sgprl; /* System General Purpose Register Low */
  46. u32 sgprh; /* System General Purpose Register High */
  47. u32 spridr; /* System Part and Revision ID Register */
  48. u8 res6[0x04];
  49. u32 spcr; /* System Priority Configuration Register */
  50. u32 sicrl; /* System I/O Configuration Register Low */
  51. u32 sicrh; /* System I/O Configuration Register High */
  52. u8 res7[0x04];
  53. u32 sidcr0; /* System I/O Delay Configuration Register 0 */
  54. u32 sidcr1; /* System I/O Delay Configuration Register 1 */
  55. u32 ddrcdr; /* DDR Control Driver Register */
  56. u32 ddrdsr; /* DDR Debug Status Register */
  57. u32 obir; /* Output Buffer Impedance Register */
  58. u8 res8[0xC];
  59. u32 pecr1; /* PCI Express control register 1 */
  60. #if defined(CONFIG_MPC830x)
  61. u32 sdhccr; /* eSDHC Control Registers for MPC830x */
  62. #else
  63. u32 pecr2; /* PCI Express control register 2 */
  64. #endif
  65. #if defined(CONFIG_MPC8309)
  66. u32 can_dbg_ctrl;
  67. u32 res9a;
  68. u32 gpr1;
  69. u8 res9b[0xAC];
  70. #else
  71. u8 res9[0xB8];
  72. #endif
  73. } sysconf83xx_t;
  74. /*
  75. * Watch Dog Timer (WDT) Registers
  76. */
  77. typedef struct wdt83xx {
  78. u8 res0[4];
  79. u32 swcrr; /* System watchdog control register */
  80. u32 swcnr; /* System watchdog count register */
  81. u8 res1[2];
  82. u16 swsrr; /* System watchdog service register */
  83. u8 res2[0xF0];
  84. } wdt83xx_t;
  85. /*
  86. * RTC/PIT Module Registers
  87. */
  88. typedef struct rtclk83xx {
  89. u32 cnr; /* control register */
  90. u32 ldr; /* load register */
  91. u32 psr; /* prescale register */
  92. u32 ctr; /* counter value field register */
  93. u32 evr; /* event register */
  94. u32 alr; /* alarm register */
  95. u8 res0[0xE8];
  96. } rtclk83xx_t;
  97. /*
  98. * Global timer module
  99. */
  100. typedef struct gtm83xx {
  101. u8 cfr1; /* Timer1/2 Configuration */
  102. u8 res0[3];
  103. u8 cfr2; /* Timer3/4 Configuration */
  104. u8 res1[11];
  105. u16 mdr1; /* Timer1 Mode Register */
  106. u16 mdr2; /* Timer2 Mode Register */
  107. u16 rfr1; /* Timer1 Reference Register */
  108. u16 rfr2; /* Timer2 Reference Register */
  109. u16 cpr1; /* Timer1 Capture Register */
  110. u16 cpr2; /* Timer2 Capture Register */
  111. u16 cnr1; /* Timer1 Counter Register */
  112. u16 cnr2; /* Timer2 Counter Register */
  113. u16 mdr3; /* Timer3 Mode Register */
  114. u16 mdr4; /* Timer4 Mode Register */
  115. u16 rfr3; /* Timer3 Reference Register */
  116. u16 rfr4; /* Timer4 Reference Register */
  117. u16 cpr3; /* Timer3 Capture Register */
  118. u16 cpr4; /* Timer4 Capture Register */
  119. u16 cnr3; /* Timer3 Counter Register */
  120. u16 cnr4; /* Timer4 Counter Register */
  121. u16 evr1; /* Timer1 Event Register */
  122. u16 evr2; /* Timer2 Event Register */
  123. u16 evr3; /* Timer3 Event Register */
  124. u16 evr4; /* Timer4 Event Register */
  125. u16 psr1; /* Timer1 Prescaler Register */
  126. u16 psr2; /* Timer2 Prescaler Register */
  127. u16 psr3; /* Timer3 Prescaler Register */
  128. u16 psr4; /* Timer4 Prescaler Register */
  129. u8 res[0xC0];
  130. } gtm83xx_t;
  131. /*
  132. * Integrated Programmable Interrupt Controller
  133. */
  134. typedef struct ipic83xx {
  135. u32 sicfr; /* System Global Interrupt Configuration Register */
  136. u32 sivcr; /* System Global Interrupt Vector Register */
  137. u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
  138. u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
  139. u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
  140. u32 siprr_b; /* System Internal Interrupt Group B Priority Register */
  141. u32 siprr_c; /* System Internal Interrupt Group C Priority Register */
  142. u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
  143. u32 simsr_h; /* System Internal Interrupt Mask Register - High */
  144. u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
  145. u32 sicnr; /* System Internal Interrupt Control Register */
  146. u32 sepnr; /* System External Interrupt Pending Register */
  147. u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
  148. u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
  149. u32 semsr; /* System External Interrupt Mask Register */
  150. u32 secnr; /* System External Interrupt Control Register */
  151. u32 sersr; /* System Error Status Register */
  152. u32 sermr; /* System Error Mask Register */
  153. u32 sercr; /* System Error Control Register */
  154. u32 sepcr; /* System External Interrupt Polarity Control Register */
  155. u32 sifcr_h; /* System Internal Interrupt Force Register - High */
  156. u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
  157. u32 sefcr; /* System External Interrupt Force Register */
  158. u32 serfr; /* System Error Force Register */
  159. u32 scvcr; /* System Critical Interrupt Vector Register */
  160. u32 smvcr; /* System Management Interrupt Vector Register */
  161. u8 res[0x98];
  162. } ipic83xx_t;
  163. /*
  164. * System Arbiter Registers
  165. */
  166. typedef struct arbiter83xx {
  167. u32 acr; /* Arbiter Configuration Register */
  168. u32 atr; /* Arbiter Timers Register */
  169. u8 res[4];
  170. u32 aer; /* Arbiter Event Register */
  171. u32 aidr; /* Arbiter Interrupt Definition Register */
  172. u32 amr; /* Arbiter Mask Register */
  173. u32 aeatr; /* Arbiter Event Attributes Register */
  174. u32 aeadr; /* Arbiter Event Address Register */
  175. u32 aerr; /* Arbiter Event Response Register */
  176. u8 res1[0xDC];
  177. } arbiter83xx_t;
  178. /*
  179. * Reset Module
  180. */
  181. typedef struct reset83xx {
  182. u32 rcwl; /* Reset Configuration Word Low Register */
  183. u32 rcwh; /* Reset Configuration Word High Register */
  184. u8 res0[8];
  185. u32 rsr; /* Reset Status Register */
  186. u32 rmr; /* Reset Mode Register */
  187. u32 rpr; /* Reset protection Register */
  188. u32 rcr; /* Reset Control Register */
  189. u32 rcer; /* Reset Control Enable Register */
  190. u8 res1[0xDC];
  191. } reset83xx_t;
  192. /*
  193. * Clock Module
  194. */
  195. typedef struct clk83xx {
  196. u32 spmr; /* system PLL mode Register */
  197. u32 occr; /* output clock control Register */
  198. u32 sccr; /* system clock control Register */
  199. u8 res0[0xF4];
  200. } clk83xx_t;
  201. /*
  202. * Power Management Control Module
  203. */
  204. typedef struct pmc83xx {
  205. u32 pmccr; /* PMC Configuration Register */
  206. u32 pmcer; /* PMC Event Register */
  207. u32 pmcmr; /* PMC Mask Register */
  208. u32 pmccr1; /* PMC Configuration Register 1 */
  209. u32 pmccr2; /* PMC Configuration Register 2 */
  210. u8 res0[0xEC];
  211. } pmc83xx_t;
  212. /*
  213. * General purpose I/O module
  214. */
  215. typedef struct gpio83xx {
  216. u32 dir; /* direction register */
  217. u32 odr; /* open drain register */
  218. u32 dat; /* data register */
  219. u32 ier; /* interrupt event register */
  220. u32 imr; /* interrupt mask register */
  221. u32 icr; /* external interrupt control register */
  222. u8 res0[0xE8];
  223. } gpio83xx_t;
  224. /*
  225. * QE Ports Interrupts Registers
  226. */
  227. typedef struct qepi83xx {
  228. u8 res0[0xC];
  229. u32 qepier; /* QE Ports Interrupt Event Register */
  230. u32 qepimr; /* QE Ports Interrupt Mask Register */
  231. u32 qepicr; /* QE Ports Interrupt Control Register */
  232. u8 res1[0xE8];
  233. } qepi83xx_t;
  234. /*
  235. * QE Parallel I/O Ports
  236. */
  237. typedef struct gpio_n {
  238. u32 podr; /* Open Drain Register */
  239. u32 pdat; /* Data Register */
  240. u32 dir1; /* direction register 1 */
  241. u32 dir2; /* direction register 2 */
  242. u32 ppar1; /* Pin Assignment Register 1 */
  243. u32 ppar2; /* Pin Assignment Register 2 */
  244. } gpio_n_t;
  245. typedef struct qegpio83xx {
  246. gpio_n_t ioport[0x7];
  247. u8 res0[0x358];
  248. } qepio83xx_t;
  249. /*
  250. * QE Secondary Bus Access Windows
  251. */
  252. typedef struct qesba83xx {
  253. u32 lbmcsar; /* Local bus memory controller start address */
  254. u32 sdmcsar; /* Secondary DDR memory controller start address */
  255. u8 res0[0x38];
  256. u32 lbmcear; /* Local bus memory controller end address */
  257. u32 sdmcear; /* Secondary DDR memory controller end address */
  258. u8 res1[0x38];
  259. u32 lbmcar; /* Local bus memory controller attributes */
  260. u32 sdmcar; /* Secondary DDR memory controller attributes */
  261. u8 res2[0x378];
  262. } qesba83xx_t;
  263. /*
  264. * DDR Memory Controller Memory Map for DDR1
  265. * The structure of DDR2, or DDR3 is defined in fsl_immap.h
  266. */
  267. #if !defined(CONFIG_SYS_FSL_DDR2) && !defined(CONFIG_SYS_FSL_DDR3)
  268. typedef struct ddr_cs_bnds {
  269. u32 csbnds;
  270. u8 res0[4];
  271. } ddr_cs_bnds_t;
  272. typedef struct ddr83xx {
  273. ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
  274. u8 res0[0x60];
  275. u32 cs_config[4]; /* Chip Select x Configuration */
  276. u8 res1[0x70];
  277. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  278. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  279. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  280. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  281. u32 sdram_cfg; /* SDRAM Control Configuration */
  282. u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
  283. u32 sdram_mode; /* SDRAM Mode Configuration */
  284. u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
  285. u32 sdram_md_cntl; /* SDRAM Mode Control */
  286. u32 sdram_interval; /* SDRAM Interval Configuration */
  287. u32 ddr_data_init; /* SDRAM Data Initialization */
  288. u8 res2[4];
  289. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  290. u8 res3[0x14];
  291. u32 ddr_init_addr; /* DDR training initialization address */
  292. u32 ddr_init_ext_addr; /* DDR training initialization extended address */
  293. u8 res4[0xAA8];
  294. u32 ddr_ip_rev1; /* DDR IP block revision 1 */
  295. u32 ddr_ip_rev2; /* DDR IP block revision 2 */
  296. u8 res5[0x200];
  297. u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
  298. u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
  299. u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
  300. u8 res6[0x14];
  301. u32 capture_data_hi; /* Memory Data Path Read Capture High */
  302. u32 capture_data_lo; /* Memory Data Path Read Capture Low */
  303. u32 capture_ecc; /* Memory Data Path Read Capture ECC */
  304. u8 res7[0x14];
  305. u32 err_detect; /* Memory Error Detect */
  306. u32 err_disable; /* Memory Error Disable */
  307. u32 err_int_en; /* Memory Error Interrupt Enable */
  308. u32 capture_attributes; /* Memory Error Attributes Capture */
  309. u32 capture_address; /* Memory Error Address Capture */
  310. u32 capture_ext_address;/* Memory Error Extended Address Capture */
  311. u32 err_sbe; /* Memory Single-Bit ECC Error Management */
  312. u8 res8[0xA4];
  313. u32 debug_reg;
  314. u8 res9[0xFC];
  315. } ddr83xx_t;
  316. #endif
  317. /*
  318. * DUART
  319. */
  320. typedef struct duart83xx {
  321. u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
  322. u8 uier_udmb; /* combined register for UIER and UDMB */
  323. u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
  324. u8 ulcr; /* line control register */
  325. u8 umcr; /* MODEM control register */
  326. u8 ulsr; /* line status register */
  327. u8 umsr; /* MODEM status register */
  328. u8 uscr; /* scratch register */
  329. u8 res0[8];
  330. u8 udsr; /* DMA status register */
  331. u8 res1[3];
  332. u8 res2[0xEC];
  333. } duart83xx_t;
  334. /*
  335. * DMA/Messaging Unit
  336. */
  337. typedef struct dma83xx {
  338. u32 res0[0xC]; /* 0x0-0x29 reseverd */
  339. u32 omisr; /* 0x30 Outbound message interrupt status register */
  340. u32 omimr; /* 0x34 Outbound message interrupt mask register */
  341. u32 res1[0x6]; /* 0x38-0x49 reserved */
  342. u32 imr0; /* 0x50 Inbound message register 0 */
  343. u32 imr1; /* 0x54 Inbound message register 1 */
  344. u32 omr0; /* 0x58 Outbound message register 0 */
  345. u32 omr1; /* 0x5C Outbound message register 1 */
  346. u32 odr; /* 0x60 Outbound doorbell register */
  347. u32 res2; /* 0x64-0x67 reserved */
  348. u32 idr; /* 0x68 Inbound doorbell register */
  349. u32 res3[0x5]; /* 0x6C-0x79 reserved */
  350. u32 imisr; /* 0x80 Inbound message interrupt status register */
  351. u32 imimr; /* 0x84 Inbound message interrupt mask register */
  352. u32 res4[0x1E]; /* 0x88-0x99 reserved */
  353. struct fsl_dma dma[4];
  354. } dma83xx_t;
  355. /*
  356. * PCI Software Configuration Registers
  357. */
  358. typedef struct pciconf83xx {
  359. u32 config_address;
  360. u32 config_data;
  361. u32 int_ack;
  362. u8 res[116];
  363. } pciconf83xx_t;
  364. /*
  365. * PCI Outbound Translation Register
  366. */
  367. typedef struct pci_outbound_window {
  368. u32 potar;
  369. u8 res0[4];
  370. u32 pobar;
  371. u8 res1[4];
  372. u32 pocmr;
  373. u8 res2[4];
  374. } pot83xx_t;
  375. /*
  376. * Sequencer
  377. */
  378. typedef struct ios83xx {
  379. pot83xx_t pot[6];
  380. u8 res0[0x60];
  381. u32 pmcr;
  382. u8 res1[4];
  383. u32 dtcr;
  384. u8 res2[4];
  385. } ios83xx_t;
  386. /*
  387. * PCI Controller Control and Status Registers
  388. */
  389. typedef struct pcictrl83xx {
  390. u32 esr;
  391. u32 ecdr;
  392. u32 eer;
  393. u32 eatcr;
  394. u32 eacr;
  395. u32 eeacr;
  396. u32 edlcr;
  397. u32 edhcr;
  398. u32 gcr;
  399. u32 ecr;
  400. u32 gsr;
  401. u8 res0[12];
  402. u32 pitar2;
  403. u8 res1[4];
  404. u32 pibar2;
  405. u32 piebar2;
  406. u32 piwar2;
  407. u8 res2[4];
  408. u32 pitar1;
  409. u8 res3[4];
  410. u32 pibar1;
  411. u32 piebar1;
  412. u32 piwar1;
  413. u8 res4[4];
  414. u32 pitar0;
  415. u8 res5[4];
  416. u32 pibar0;
  417. u8 res6[4];
  418. u32 piwar0;
  419. u8 res7[132];
  420. } pcictrl83xx_t;
  421. /*
  422. * USB
  423. */
  424. typedef struct usb83xx {
  425. u8 fixme[0x1000];
  426. } usb83xx_t;
  427. /*
  428. * TSEC
  429. */
  430. typedef struct tsec83xx {
  431. u8 fixme[0x1000];
  432. } tsec83xx_t;
  433. /*
  434. * Security
  435. */
  436. typedef struct security83xx {
  437. u8 fixme[0x10000];
  438. } security83xx_t;
  439. /*
  440. * PCI Express
  441. */
  442. struct pex_inbound_window {
  443. u32 ar;
  444. u32 tar;
  445. u32 barl;
  446. u32 barh;
  447. };
  448. struct pex_outbound_window {
  449. u32 ar;
  450. u32 bar;
  451. u32 tarl;
  452. u32 tarh;
  453. };
  454. struct pex_csb_bridge {
  455. u32 pex_csb_ver;
  456. u32 pex_csb_cab;
  457. u32 pex_csb_ctrl;
  458. u8 res0[8];
  459. u32 pex_dms_dstmr;
  460. u8 res1[4];
  461. u32 pex_cbs_stat;
  462. u8 res2[0x20];
  463. u32 pex_csb_obctrl;
  464. u32 pex_csb_obstat;
  465. u8 res3[0x98];
  466. u32 pex_csb_ibctrl;
  467. u32 pex_csb_ibstat;
  468. u8 res4[0xb8];
  469. u32 pex_wdma_ctrl;
  470. u32 pex_wdma_addr;
  471. u32 pex_wdma_stat;
  472. u8 res5[0x94];
  473. u32 pex_rdma_ctrl;
  474. u32 pex_rdma_addr;
  475. u32 pex_rdma_stat;
  476. u8 res6[0xd4];
  477. u32 pex_ombcr;
  478. u32 pex_ombdr;
  479. u8 res7[0x38];
  480. u32 pex_imbcr;
  481. u32 pex_imbdr;
  482. u8 res8[0x38];
  483. u32 pex_int_enb;
  484. u32 pex_int_stat;
  485. u32 pex_int_apio_vec1;
  486. u32 pex_int_apio_vec2;
  487. u8 res9[0x10];
  488. u32 pex_int_ppio_vec1;
  489. u32 pex_int_ppio_vec2;
  490. u32 pex_int_wdma_vec1;
  491. u32 pex_int_wdma_vec2;
  492. u32 pex_int_rdma_vec1;
  493. u32 pex_int_rdma_vec2;
  494. u32 pex_int_misc_vec;
  495. u8 res10[4];
  496. u32 pex_int_axi_pio_enb;
  497. u32 pex_int_axi_wdma_enb;
  498. u32 pex_int_axi_rdma_enb;
  499. u32 pex_int_axi_misc_enb;
  500. u32 pex_int_axi_pio_stat;
  501. u32 pex_int_axi_wdma_stat;
  502. u32 pex_int_axi_rdma_stat;
  503. u32 pex_int_axi_misc_stat;
  504. u8 res11[0xa0];
  505. struct pex_outbound_window pex_outbound_win[4];
  506. u8 res12[0x100];
  507. u32 pex_epiwtar0;
  508. u32 pex_epiwtar1;
  509. u32 pex_epiwtar2;
  510. u32 pex_epiwtar3;
  511. u8 res13[0x70];
  512. struct pex_inbound_window pex_inbound_win[4];
  513. };
  514. typedef struct pex83xx {
  515. u8 pex_cfg_header[0x404];
  516. u32 pex_ltssm_stat;
  517. u8 res0[0x30];
  518. u32 pex_ack_replay_timeout;
  519. u8 res1[4];
  520. u32 pex_gclk_ratio;
  521. u8 res2[0xc];
  522. u32 pex_pm_timer;
  523. u32 pex_pme_timeout;
  524. u8 res3[4];
  525. u32 pex_aspm_req_timer;
  526. u8 res4[0x18];
  527. u32 pex_ssvid_update;
  528. u8 res5[0x34];
  529. u32 pex_cfg_ready;
  530. u8 res6[0x24];
  531. u32 pex_bar_sizel;
  532. u8 res7[4];
  533. u32 pex_bar_sel;
  534. u8 res8[0x20];
  535. u32 pex_bar_pf;
  536. u8 res9[0x88];
  537. u32 pex_pme_to_ack_tor;
  538. u8 res10[0xc];
  539. u32 pex_ss_intr_mask;
  540. u8 res11[0x25c];
  541. struct pex_csb_bridge bridge;
  542. u8 res12[0x160];
  543. } pex83xx_t;
  544. /*
  545. * SATA
  546. */
  547. typedef struct sata83xx {
  548. u8 fixme[0x1000];
  549. } sata83xx_t;
  550. /*
  551. * eSDHC
  552. */
  553. typedef struct sdhc83xx {
  554. u8 fixme[0x1000];
  555. } sdhc83xx_t;
  556. /*
  557. * SerDes
  558. */
  559. typedef struct serdes83xx {
  560. u32 srdscr0;
  561. u32 srdscr1;
  562. u32 srdscr2;
  563. u32 srdscr3;
  564. u32 srdscr4;
  565. u8 res0[0xc];
  566. u32 srdsrstctl;
  567. u8 res1[0xdc];
  568. } serdes83xx_t;
  569. /*
  570. * On Chip ROM
  571. */
  572. typedef struct rom83xx {
  573. #if defined(CONFIG_MPC8309)
  574. u8 mem[0x8000];
  575. #else
  576. u8 mem[0x10000];
  577. #endif
  578. } rom83xx_t;
  579. /*
  580. * TDM
  581. */
  582. typedef struct tdm83xx {
  583. u8 fixme[0x200];
  584. } tdm83xx_t;
  585. /*
  586. * TDM DMAC
  587. */
  588. typedef struct tdmdmac83xx {
  589. u8 fixme[0x2000];
  590. } tdmdmac83xx_t;
  591. #if defined(CONFIG_MPC834x)
  592. typedef struct immap {
  593. sysconf83xx_t sysconf; /* System configuration */
  594. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  595. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  596. rtclk83xx_t pit; /* Periodic Interval Timer */
  597. gtm83xx_t gtm[2]; /* Global Timers Module */
  598. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  599. arbiter83xx_t arbiter; /* System Arbiter Registers */
  600. reset83xx_t reset; /* Reset Module */
  601. clk83xx_t clk; /* System Clock Module */
  602. pmc83xx_t pmc; /* Power Management Control Module */
  603. gpio83xx_t gpio[2]; /* General purpose I/O module */
  604. u8 res0[0x200];
  605. u8 dll_ddr[0x100];
  606. u8 dll_lbc[0x100];
  607. u8 res1[0xE00];
  608. #if defined(CONFIG_SYS_FSL_DDR2) || defined(CONFIG_SYS_FSL_DDR3)
  609. struct ccsr_ddr ddr; /* DDR Memory Controller Memory */
  610. #else
  611. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  612. #endif
  613. fsl_i2c_t i2c[2]; /* I2C Controllers */
  614. u8 res2[0x1300];
  615. duart83xx_t duart[2]; /* DUART */
  616. u8 res3[0x900];
  617. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  618. u8 res4[0x1000];
  619. spi8xxx_t spi; /* Serial Peripheral Interface */
  620. dma83xx_t dma; /* DMA */
  621. pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
  622. ios83xx_t ios; /* Sequencer */
  623. pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
  624. u8 res5[0x19900];
  625. usb83xx_t usb[2];
  626. tsec83xx_t tsec[2];
  627. u8 res6[0xA000];
  628. security83xx_t security;
  629. u8 res7[0xC0000];
  630. } immap_t;
  631. #ifndef CONFIG_MPC834x
  632. #ifdef CONFIG_HAS_FSL_MPH_USB
  633. #define CONFIG_SYS_MPC83xx_USB1_OFFSET 0x22000 /* use the MPH controller */
  634. #define CONFIG_SYS_MPC83xx_USB2_OFFSET 0
  635. #else
  636. #define CONFIG_SYS_MPC83xx_USB1_OFFSET 0
  637. #define CONFIG_SYS_MPC83xx_USB2_OFFSET 0x23000 /* use the DR controller */
  638. #endif
  639. #else
  640. #define CONFIG_SYS_MPC83xx_USB1_OFFSET 0x22000
  641. #define CONFIG_SYS_MPC83xx_USB2_OFFSET 0x23000
  642. #endif
  643. #elif defined(CONFIG_MPC8313)
  644. typedef struct immap {
  645. sysconf83xx_t sysconf; /* System configuration */
  646. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  647. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  648. rtclk83xx_t pit; /* Periodic Interval Timer */
  649. gtm83xx_t gtm[2]; /* Global Timers Module */
  650. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  651. arbiter83xx_t arbiter; /* System Arbiter Registers */
  652. reset83xx_t reset; /* Reset Module */
  653. clk83xx_t clk; /* System Clock Module */
  654. pmc83xx_t pmc; /* Power Management Control Module */
  655. gpio83xx_t gpio[1]; /* General purpose I/O module */
  656. u8 res0[0x1300];
  657. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  658. fsl_i2c_t i2c[2]; /* I2C Controllers */
  659. u8 res1[0x1300];
  660. duart83xx_t duart[2]; /* DUART */
  661. u8 res2[0x900];
  662. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  663. u8 res3[0x1000];
  664. spi8xxx_t spi; /* Serial Peripheral Interface */
  665. dma83xx_t dma; /* DMA */
  666. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  667. u8 res4[0x80];
  668. ios83xx_t ios; /* Sequencer */
  669. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  670. u8 res5[0x1aa00];
  671. usb83xx_t usb[1];
  672. tsec83xx_t tsec[2];
  673. u8 res6[0xA000];
  674. security83xx_t security;
  675. u8 res7[0xC0000];
  676. } immap_t;
  677. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
  678. typedef struct immap {
  679. sysconf83xx_t sysconf; /* System configuration */
  680. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  681. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  682. rtclk83xx_t pit; /* Periodic Interval Timer */
  683. gtm83xx_t gtm[2]; /* Global Timers Module */
  684. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  685. arbiter83xx_t arbiter; /* System Arbiter Registers */
  686. reset83xx_t reset; /* Reset Module */
  687. clk83xx_t clk; /* System Clock Module */
  688. pmc83xx_t pmc; /* Power Management Control Module */
  689. gpio83xx_t gpio[1]; /* General purpose I/O module */
  690. u8 res0[0x1300];
  691. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  692. fsl_i2c_t i2c[2]; /* I2C Controllers */
  693. u8 res1[0x1300];
  694. duart83xx_t duart[2]; /* DUART */
  695. u8 res2[0x900];
  696. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  697. u8 res3[0x1000];
  698. spi8xxx_t spi; /* Serial Peripheral Interface */
  699. dma83xx_t dma; /* DMA */
  700. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  701. u8 res4[0x80];
  702. ios83xx_t ios; /* Sequencer */
  703. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  704. u8 res5[0xa00];
  705. pex83xx_t pciexp[2]; /* PCI Express Controller */
  706. u8 res6[0xb000];
  707. tdm83xx_t tdm; /* TDM Controller */
  708. u8 res7[0x1e00];
  709. sata83xx_t sata[2]; /* SATA Controller */
  710. u8 res8[0x9000];
  711. usb83xx_t usb[1]; /* USB DR Controller */
  712. tsec83xx_t tsec[2];
  713. u8 res9[0x6000];
  714. tdmdmac83xx_t tdmdmac; /* TDM DMAC */
  715. u8 res10[0x2000];
  716. security83xx_t security;
  717. u8 res11[0xA3000];
  718. serdes83xx_t serdes[1]; /* SerDes Registers */
  719. u8 res12[0x1CF00];
  720. } immap_t;
  721. #elif defined(CONFIG_MPC837x)
  722. typedef struct immap {
  723. sysconf83xx_t sysconf; /* System configuration */
  724. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  725. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  726. rtclk83xx_t pit; /* Periodic Interval Timer */
  727. gtm83xx_t gtm[2]; /* Global Timers Module */
  728. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  729. arbiter83xx_t arbiter; /* System Arbiter Registers */
  730. reset83xx_t reset; /* Reset Module */
  731. clk83xx_t clk; /* System Clock Module */
  732. pmc83xx_t pmc; /* Power Management Control Module */
  733. gpio83xx_t gpio[2]; /* General purpose I/O module */
  734. u8 res0[0x1200];
  735. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  736. fsl_i2c_t i2c[2]; /* I2C Controllers */
  737. u8 res1[0x1300];
  738. duart83xx_t duart[2]; /* DUART */
  739. u8 res2[0x900];
  740. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  741. u8 res3[0x1000];
  742. spi8xxx_t spi; /* Serial Peripheral Interface */
  743. dma83xx_t dma; /* DMA */
  744. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  745. u8 res4[0x80];
  746. ios83xx_t ios; /* Sequencer */
  747. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  748. u8 res5[0xa00];
  749. pex83xx_t pciexp[2]; /* PCI Express Controller */
  750. u8 res6[0xd000];
  751. sata83xx_t sata[4]; /* SATA Controller */
  752. u8 res7[0x7000];
  753. usb83xx_t usb[1]; /* USB DR Controller */
  754. tsec83xx_t tsec[2];
  755. u8 res8[0x8000];
  756. sdhc83xx_t sdhc; /* SDHC Controller */
  757. u8 res9[0x1000];
  758. security83xx_t security;
  759. u8 res10[0xA3000];
  760. serdes83xx_t serdes[2]; /* SerDes Registers */
  761. u8 res11[0xCE00];
  762. rom83xx_t rom; /* On Chip ROM */
  763. } immap_t;
  764. #elif defined(CONFIG_MPC8360)
  765. typedef struct immap {
  766. sysconf83xx_t sysconf; /* System configuration */
  767. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  768. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  769. rtclk83xx_t pit; /* Periodic Interval Timer */
  770. u8 res0[0x200];
  771. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  772. arbiter83xx_t arbiter; /* System Arbiter Registers */
  773. reset83xx_t reset; /* Reset Module */
  774. clk83xx_t clk; /* System Clock Module */
  775. pmc83xx_t pmc; /* Power Management Control Module */
  776. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  777. u8 res1[0x300];
  778. u8 dll_ddr[0x100];
  779. u8 dll_lbc[0x100];
  780. u8 res2[0x200];
  781. qepio83xx_t qepio; /* QE Parallel I/O ports */
  782. qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
  783. u8 res3[0x400];
  784. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  785. fsl_i2c_t i2c[2]; /* I2C Controllers */
  786. u8 res4[0x1300];
  787. duart83xx_t duart[2]; /* DUART */
  788. u8 res5[0x900];
  789. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  790. u8 res6[0x2000];
  791. dma83xx_t dma; /* DMA */
  792. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  793. u8 res7[128];
  794. ios83xx_t ios; /* Sequencer (IOS) */
  795. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  796. u8 res8[0x4A00];
  797. ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
  798. u8 res9[0x22000];
  799. security83xx_t security;
  800. u8 res10[0xC0000];
  801. u8 qe[0x100000]; /* QE block */
  802. } immap_t;
  803. #elif defined(CONFIG_MPC832x)
  804. typedef struct immap {
  805. sysconf83xx_t sysconf; /* System configuration */
  806. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  807. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  808. rtclk83xx_t pit; /* Periodic Interval Timer */
  809. gtm83xx_t gtm[2]; /* Global Timers Module */
  810. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  811. arbiter83xx_t arbiter; /* System Arbiter Registers */
  812. reset83xx_t reset; /* Reset Module */
  813. clk83xx_t clk; /* System Clock Module */
  814. pmc83xx_t pmc; /* Power Management Control Module */
  815. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  816. u8 res0[0x300];
  817. u8 dll_ddr[0x100];
  818. u8 dll_lbc[0x100];
  819. u8 res1[0x200];
  820. qepio83xx_t qepio; /* QE Parallel I/O ports */
  821. u8 res2[0x800];
  822. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  823. fsl_i2c_t i2c[2]; /* I2C Controllers */
  824. u8 res3[0x1300];
  825. duart83xx_t duart[2]; /* DUART */
  826. u8 res4[0x900];
  827. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  828. u8 res5[0x2000];
  829. dma83xx_t dma; /* DMA */
  830. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  831. u8 res6[128];
  832. ios83xx_t ios; /* Sequencer (IOS) */
  833. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  834. u8 res7[0x27A00];
  835. security83xx_t security;
  836. u8 res8[0xC0000];
  837. u8 qe[0x100000]; /* QE block */
  838. } immap_t;
  839. #elif defined(CONFIG_MPC8309)
  840. typedef struct immap {
  841. sysconf83xx_t sysconf; /* System configuration */
  842. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  843. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  844. rtclk83xx_t pit; /* Periodic Interval Timer */
  845. gtm83xx_t gtm[2]; /* Global Timers Module */
  846. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  847. arbiter83xx_t arbiter; /* System Arbiter Registers */
  848. reset83xx_t reset; /* Reset Module */
  849. clk83xx_t clk; /* System Clock Module */
  850. pmc83xx_t pmc; /* Power Management Control Module */
  851. gpio83xx_t gpio[2]; /* General purpose I/O module */
  852. u8 res0[0x500]; /* res0 1.25 KBytes added for 8309 */
  853. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  854. qepio83xx_t qepio; /* QE Parallel I/O ports */
  855. u8 res1[0x800];
  856. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  857. fsl_i2c_t i2c[2]; /* I2C Controllers */
  858. u8 res2[0x1300];
  859. duart83xx_t duart[2]; /* DUART */
  860. u8 res3[0x200];
  861. duart83xx_t duart1[2]; /* DUART */
  862. u8 res4[0x500];
  863. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  864. u8 res5[0x1000];
  865. u8 spi[0x100];
  866. u8 res6[0xf00];
  867. dma83xx_t dma; /* DMA */
  868. pciconf83xx_t pci_conf[1]; /* PCI Configuration Registers */
  869. u8 res7[0x80];
  870. ios83xx_t ios; /* Sequencer (IOS) */
  871. pcictrl83xx_t pci_ctrl[1]; /* PCI Control & Status Registers */
  872. u8 res8[0x13A00];
  873. u8 can1[0x1000]; /* Flexcan 1 */
  874. u8 can2[0x1000]; /* Flexcan 2 */
  875. u8 res9[0x5000];
  876. usb83xx_t usb;
  877. u8 res10[0x5000];
  878. u8 can3[0x1000]; /* Flexcan 3 */
  879. u8 can4[0x1000]; /* Flexcan 4 */
  880. u8 res11[0x1000];
  881. u8 dma1[0x2000]; /* DMA */
  882. sdhc83xx_t sdhc; /* SDHC Controller */
  883. u8 res12[0xC1000];
  884. rom83xx_t rom; /* On Chip ROM */
  885. u8 res13[0x8000];
  886. u8 qe[0x100000]; /* QE block */
  887. u8 res14[0xE00000];/* Added for 8309 */
  888. } immap_t;
  889. #endif
  890. #define CONFIG_SYS_MPC8xxx_DDR_OFFSET (0x2000)
  891. #define CONFIG_SYS_FSL_DDR_ADDR \
  892. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET)
  893. #define CONFIG_SYS_MPC83xx_DMA_OFFSET (0x8000)
  894. #define CONFIG_SYS_MPC83xx_DMA_ADDR \
  895. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DMA_OFFSET)
  896. #define CONFIG_SYS_MPC83xx_ESDHC_OFFSET (0x2e000)
  897. #define CONFIG_SYS_MPC83xx_ESDHC_ADDR \
  898. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_ESDHC_OFFSET)
  899. #ifndef CONFIG_SYS_MPC83xx_USB1_OFFSET
  900. #define CONFIG_SYS_MPC83xx_USB1_OFFSET 0x23000
  901. #endif
  902. #define CONFIG_SYS_MPC83xx_USB1_ADDR \
  903. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB1_OFFSET)
  904. #if defined(CONFIG_MPC834x)
  905. #define CONFIG_SYS_MPC83xx_USB2_ADDR \
  906. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB2_OFFSET)
  907. #endif
  908. #define CONFIG_SYS_LBC_ADDR (&((immap_t *)CONFIG_SYS_IMMR)->im_lbc)
  909. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  910. #define CONFIG_SYS_MDIO1_OFFSET 0x24000
  911. #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  912. #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
  913. #endif /* __IMMAP_83xx__ */