speed.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <ppc_asm.tmpl>
  30. #include <linux/compiler.h>
  31. #include <asm/processor.h>
  32. #include <asm/io.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. /* --------------------------------------------------------------- */
  35. void get_sys_info (sys_info_t * sysInfo)
  36. {
  37. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  38. #ifdef CONFIG_FSL_CORENET
  39. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  40. const u8 core_cplx_PLL[16] = {
  41. [ 0] = 0, /* CC1 PPL / 1 */
  42. [ 1] = 0, /* CC1 PPL / 2 */
  43. [ 2] = 0, /* CC1 PPL / 4 */
  44. [ 4] = 1, /* CC2 PPL / 1 */
  45. [ 5] = 1, /* CC2 PPL / 2 */
  46. [ 6] = 1, /* CC2 PPL / 4 */
  47. [ 8] = 2, /* CC3 PPL / 1 */
  48. [ 9] = 2, /* CC3 PPL / 2 */
  49. [10] = 2, /* CC3 PPL / 4 */
  50. [12] = 3, /* CC4 PPL / 1 */
  51. [13] = 3, /* CC4 PPL / 2 */
  52. [14] = 3, /* CC4 PPL / 4 */
  53. };
  54. const u8 core_cplx_PLL_div[16] = {
  55. [ 0] = 1, /* CC1 PPL / 1 */
  56. [ 1] = 2, /* CC1 PPL / 2 */
  57. [ 2] = 4, /* CC1 PPL / 4 */
  58. [ 4] = 1, /* CC2 PPL / 1 */
  59. [ 5] = 2, /* CC2 PPL / 2 */
  60. [ 6] = 4, /* CC2 PPL / 4 */
  61. [ 8] = 1, /* CC3 PPL / 1 */
  62. [ 9] = 2, /* CC3 PPL / 2 */
  63. [10] = 4, /* CC3 PPL / 4 */
  64. [12] = 1, /* CC4 PPL / 1 */
  65. [13] = 2, /* CC4 PPL / 2 */
  66. [14] = 4, /* CC4 PPL / 4 */
  67. };
  68. uint lcrr_div, i, freqCC_PLL[4], rcw_tmp;
  69. uint ratio[4];
  70. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  71. uint mem_pll_rat;
  72. sysInfo->freqSystemBus = sysclk;
  73. sysInfo->freqDDRBus = sysclk;
  74. sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  75. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >> 17) & 0x1f;
  76. if (mem_pll_rat > 2)
  77. sysInfo->freqDDRBus *= mem_pll_rat;
  78. else
  79. sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
  80. ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
  81. ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
  82. ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
  83. ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
  84. for (i = 0; i < 4; i++) {
  85. if (ratio[i] > 4)
  86. freqCC_PLL[i] = sysclk * ratio[i];
  87. else
  88. freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
  89. }
  90. rcw_tmp = in_be32(&gur->rcwsr[3]);
  91. for (i = 0; i < cpu_numcores(); i++) {
  92. u32 c_pll_sel = (in_be32(&clk->clkc0csr + i*8) >> 27) & 0xf;
  93. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  94. sysInfo->freqProcessor[i] =
  95. freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
  96. }
  97. #define PME_CLK_SEL 0x80000000
  98. #define FM1_CLK_SEL 0x40000000
  99. #define FM2_CLK_SEL 0x20000000
  100. #define HWA_ASYNC_DIV 0x04000000
  101. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  102. #define HWA_CC_PLL 1
  103. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  104. #define HWA_CC_PLL 2
  105. #else
  106. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  107. #endif
  108. rcw_tmp = in_be32(&gur->rcwsr[7]);
  109. #ifdef CONFIG_SYS_DPAA_PME
  110. if (rcw_tmp & PME_CLK_SEL) {
  111. if (rcw_tmp & HWA_ASYNC_DIV)
  112. sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
  113. else
  114. sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
  115. } else {
  116. sysInfo->freqPME = sysInfo->freqSystemBus / 2;
  117. }
  118. #endif
  119. #ifdef CONFIG_SYS_DPAA_FMAN
  120. if (rcw_tmp & FM1_CLK_SEL) {
  121. if (rcw_tmp & HWA_ASYNC_DIV)
  122. sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
  123. else
  124. sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
  125. } else {
  126. sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
  127. }
  128. #if (CONFIG_SYS_NUM_FMAN) == 2
  129. if (rcw_tmp & FM2_CLK_SEL) {
  130. if (rcw_tmp & HWA_ASYNC_DIV)
  131. sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
  132. else
  133. sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
  134. } else {
  135. sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
  136. }
  137. #endif
  138. #endif
  139. #else
  140. uint plat_ratio,e500_ratio,half_freqSystemBus;
  141. #if defined(CONFIG_FSL_LBC)
  142. uint lcrr_div;
  143. #endif
  144. int i;
  145. #ifdef CONFIG_QE
  146. __maybe_unused u32 qe_ratio;
  147. #endif
  148. plat_ratio = (gur->porpllsr) & 0x0000003e;
  149. plat_ratio >>= 1;
  150. sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  151. /* Divide before multiply to avoid integer
  152. * overflow for processor speeds above 2GHz */
  153. half_freqSystemBus = sysInfo->freqSystemBus/2;
  154. for (i = 0; i < cpu_numcores(); i++) {
  155. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  156. sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
  157. }
  158. /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
  159. sysInfo->freqDDRBus = sysInfo->freqSystemBus;
  160. #ifdef CONFIG_DDR_CLK_FREQ
  161. {
  162. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  163. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  164. if (ddr_ratio != 0x7)
  165. sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  166. }
  167. #endif
  168. #ifdef CONFIG_QE
  169. #if defined(CONFIG_P1012) || defined(CONFIG_P1016) || \
  170. defined(CONFIG_P1021) || defined(CONFIG_P1025)
  171. sysInfo->freqQE = sysInfo->freqSystemBus;
  172. #else
  173. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  174. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  175. sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
  176. #endif
  177. #endif
  178. #ifdef CONFIG_SYS_DPAA_FMAN
  179. sysInfo->freqFMan[0] = sysInfo->freqSystemBus;
  180. #endif
  181. #endif /* CONFIG_FSL_CORENET */
  182. #if defined(CONFIG_FSL_LBC)
  183. #if defined(CONFIG_SYS_LBC_LCRR)
  184. /* We will program LCRR to this value later */
  185. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  186. #else
  187. lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
  188. #endif
  189. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  190. #if defined(CONFIG_FSL_CORENET)
  191. /* If this is corenet based SoC, bit-representation
  192. * for four times the clock divider values.
  193. */
  194. lcrr_div *= 4;
  195. #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  196. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  197. /*
  198. * Yes, the entire PQ38 family use the same
  199. * bit-representation for twice the clock divider values.
  200. */
  201. lcrr_div *= 2;
  202. #endif
  203. sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
  204. } else {
  205. /* In case anyone cares what the unknown value is */
  206. sysInfo->freqLocalBus = lcrr_div;
  207. }
  208. #endif
  209. }
  210. int get_clocks (void)
  211. {
  212. sys_info_t sys_info;
  213. #ifdef CONFIG_MPC8544
  214. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  215. #endif
  216. #if defined(CONFIG_CPM2)
  217. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  218. uint sccr, dfbrg;
  219. /* set VCO = 4 * BRG */
  220. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  221. sccr = cpm->im_cpm_intctl.sccr;
  222. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  223. #endif
  224. get_sys_info (&sys_info);
  225. gd->cpu_clk = sys_info.freqProcessor[0];
  226. gd->bus_clk = sys_info.freqSystemBus;
  227. gd->mem_clk = sys_info.freqDDRBus;
  228. gd->lbc_clk = sys_info.freqLocalBus;
  229. #ifdef CONFIG_QE
  230. gd->qe_clk = sys_info.freqQE;
  231. gd->brg_clk = gd->qe_clk / 2;
  232. #endif
  233. /*
  234. * The base clock for I2C depends on the actual SOC. Unfortunately,
  235. * there is no pattern that can be used to determine the frequency, so
  236. * the only choice is to look up the actual SOC number and use the value
  237. * for that SOC. This information is taken from application note
  238. * AN2919.
  239. */
  240. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  241. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
  242. gd->i2c1_clk = sys_info.freqSystemBus;
  243. #elif defined(CONFIG_MPC8544)
  244. /*
  245. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  246. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  247. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  248. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  249. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  250. */
  251. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  252. gd->i2c1_clk = sys_info.freqSystemBus / 3;
  253. else
  254. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  255. #else
  256. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  257. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  258. #endif
  259. gd->i2c2_clk = gd->i2c1_clk;
  260. #if defined(CONFIG_FSL_ESDHC)
  261. #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
  262. defined(CONFIG_P1014)
  263. gd->sdhc_clk = gd->bus_clk;
  264. #else
  265. gd->sdhc_clk = gd->bus_clk / 2;
  266. #endif
  267. #endif /* defined(CONFIG_FSL_ESDHC) */
  268. #if defined(CONFIG_CPM2)
  269. gd->vco_out = 2*sys_info.freqSystemBus;
  270. gd->cpm_clk = gd->vco_out / 2;
  271. gd->scc_clk = gd->vco_out / 4;
  272. gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
  273. #endif
  274. if(gd->cpu_clk != 0) return (0);
  275. else return (1);
  276. }
  277. /********************************************
  278. * get_bus_freq
  279. * return system bus freq in Hz
  280. *********************************************/
  281. ulong get_bus_freq (ulong dummy)
  282. {
  283. return gd->bus_clk;
  284. }
  285. /********************************************
  286. * get_ddr_freq
  287. * return ddr bus freq in Hz
  288. *********************************************/
  289. ulong get_ddr_freq (ulong dummy)
  290. {
  291. return gd->mem_clk;
  292. }