ti_qspi.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013, Texas Instruments, Incorporated
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/omap.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <asm/gpio.h>
  14. #include <asm/omap_gpio.h>
  15. #include <asm/omap_common.h>
  16. #include <asm/ti-common/ti-edma3.h>
  17. /* ti qpsi register bit masks */
  18. #define QSPI_TIMEOUT 2000000
  19. #define QSPI_FCLK 192000000
  20. /* clock control */
  21. #define QSPI_CLK_EN BIT(31)
  22. #define QSPI_CLK_DIV_MAX 0xffff
  23. /* command */
  24. #define QSPI_EN_CS(n) (n << 28)
  25. #define QSPI_WLEN(n) ((n-1) << 19)
  26. #define QSPI_3_PIN BIT(18)
  27. #define QSPI_RD_SNGL BIT(16)
  28. #define QSPI_WR_SNGL (2 << 16)
  29. #define QSPI_INVAL (4 << 16)
  30. #define QSPI_RD_QUAD (7 << 16)
  31. /* device control */
  32. #define QSPI_DD(m, n) (m << (3 + n*8))
  33. #define QSPI_CKPHA(n) (1 << (2 + n*8))
  34. #define QSPI_CSPOL(n) (1 << (1 + n*8))
  35. #define QSPI_CKPOL(n) (1 << (n*8))
  36. /* status */
  37. #define QSPI_WC BIT(1)
  38. #define QSPI_BUSY BIT(0)
  39. #define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
  40. #define QSPI_XFER_DONE QSPI_WC
  41. #define MM_SWITCH 0x01
  42. #define MEM_CS 0x100
  43. #define MEM_CS_UNSELECT 0xfffff0ff
  44. #define MMAP_START_ADDR_DRA 0x5c000000
  45. #define MMAP_START_ADDR_AM43x 0x30000000
  46. #define CORE_CTRL_IO 0x4a002558
  47. #define QSPI_CMD_READ (0x3 << 0)
  48. #define QSPI_CMD_READ_QUAD (0x6b << 0)
  49. #define QSPI_CMD_READ_FAST (0x0b << 0)
  50. #define QSPI_SETUP0_NUM_A_BYTES (0x2 << 8)
  51. #define QSPI_SETUP0_NUM_D_BYTES_NO_BITS (0x0 << 10)
  52. #define QSPI_SETUP0_NUM_D_BYTES_8_BITS (0x1 << 10)
  53. #define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
  54. #define QSPI_SETUP0_READ_QUAD (0x3 << 12)
  55. #define QSPI_CMD_WRITE (0x2 << 16)
  56. #define QSPI_NUM_DUMMY_BITS (0x0 << 24)
  57. /* ti qspi register set */
  58. struct ti_qspi_regs {
  59. u32 pid;
  60. u32 pad0[3];
  61. u32 sysconfig;
  62. u32 pad1[3];
  63. u32 int_stat_raw;
  64. u32 int_stat_en;
  65. u32 int_en_set;
  66. u32 int_en_ctlr;
  67. u32 intc_eoi;
  68. u32 pad2[3];
  69. u32 clk_ctrl;
  70. u32 dc;
  71. u32 cmd;
  72. u32 status;
  73. u32 data;
  74. u32 setup0;
  75. u32 setup1;
  76. u32 setup2;
  77. u32 setup3;
  78. u32 memswitch;
  79. u32 data1;
  80. u32 data2;
  81. u32 data3;
  82. };
  83. /* ti qspi slave */
  84. struct ti_qspi_slave {
  85. struct spi_slave slave;
  86. struct ti_qspi_regs *base;
  87. unsigned int mode;
  88. u32 cmd;
  89. u32 dc;
  90. };
  91. static inline struct ti_qspi_slave *to_ti_qspi_slave(struct spi_slave *slave)
  92. {
  93. return container_of(slave, struct ti_qspi_slave, slave);
  94. }
  95. static void ti_spi_setup_spi_register(struct ti_qspi_slave *qslave)
  96. {
  97. struct spi_slave *slave = &qslave->slave;
  98. u32 memval = 0;
  99. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  100. slave->memory_map = (void *)MMAP_START_ADDR_DRA;
  101. #else
  102. slave->memory_map = (void *)MMAP_START_ADDR_AM43x;
  103. #endif
  104. #ifdef CONFIG_QSPI_QUAD_SUPPORT
  105. memval |= (QSPI_CMD_READ_QUAD | QSPI_SETUP0_NUM_A_BYTES |
  106. QSPI_SETUP0_NUM_D_BYTES_8_BITS |
  107. QSPI_SETUP0_READ_QUAD | QSPI_CMD_WRITE |
  108. QSPI_NUM_DUMMY_BITS);
  109. slave->op_mode_rx = SPI_OPM_RX_QOF;
  110. #else
  111. memval |= QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
  112. QSPI_SETUP0_NUM_D_BYTES_NO_BITS |
  113. QSPI_SETUP0_READ_NORMAL | QSPI_CMD_WRITE |
  114. QSPI_NUM_DUMMY_BITS;
  115. #endif
  116. writel(memval, &qslave->base->setup0);
  117. }
  118. static void ti_spi_set_speed(struct spi_slave *slave, uint hz)
  119. {
  120. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  121. uint clk_div;
  122. debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
  123. if (!hz)
  124. clk_div = 0;
  125. else
  126. clk_div = (QSPI_FCLK / hz) - 1;
  127. /* disable SCLK */
  128. writel(readl(&qslave->base->clk_ctrl) & ~QSPI_CLK_EN,
  129. &qslave->base->clk_ctrl);
  130. /* assign clk_div values */
  131. if (clk_div < 0)
  132. clk_div = 0;
  133. else if (clk_div > QSPI_CLK_DIV_MAX)
  134. clk_div = QSPI_CLK_DIV_MAX;
  135. /* enable SCLK */
  136. writel(QSPI_CLK_EN | clk_div, &qslave->base->clk_ctrl);
  137. }
  138. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  139. {
  140. return 1;
  141. }
  142. void spi_cs_activate(struct spi_slave *slave)
  143. {
  144. /* CS handled in xfer */
  145. return;
  146. }
  147. void spi_cs_deactivate(struct spi_slave *slave)
  148. {
  149. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  150. debug("spi_cs_deactivate: 0x%08x\n", (u32)slave);
  151. writel(qslave->cmd | QSPI_INVAL, &qslave->base->cmd);
  152. /* dummy readl to ensure bus sync */
  153. readl(&qslave->base->cmd);
  154. }
  155. void spi_init(void)
  156. {
  157. /* nothing to do */
  158. }
  159. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  160. unsigned int max_hz, unsigned int mode)
  161. {
  162. struct ti_qspi_slave *qslave;
  163. #ifdef CONFIG_AM43XX
  164. gpio_request(CONFIG_QSPI_SEL_GPIO, "qspi_gpio");
  165. gpio_direction_output(CONFIG_QSPI_SEL_GPIO, 1);
  166. #endif
  167. qslave = spi_alloc_slave(struct ti_qspi_slave, bus, cs);
  168. if (!qslave) {
  169. printf("SPI_error: Fail to allocate ti_qspi_slave\n");
  170. return NULL;
  171. }
  172. qslave->base = (struct ti_qspi_regs *)QSPI_BASE;
  173. qslave->mode = mode;
  174. ti_spi_set_speed(&qslave->slave, max_hz);
  175. #ifdef CONFIG_TI_SPI_MMAP
  176. ti_spi_setup_spi_register(qslave);
  177. #endif
  178. return &qslave->slave;
  179. }
  180. void spi_free_slave(struct spi_slave *slave)
  181. {
  182. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  183. free(qslave);
  184. }
  185. int spi_claim_bus(struct spi_slave *slave)
  186. {
  187. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  188. debug("spi_claim_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  189. qslave->dc = 0;
  190. if (qslave->mode & SPI_CPHA)
  191. qslave->dc |= QSPI_CKPHA(slave->cs);
  192. if (qslave->mode & SPI_CPOL)
  193. qslave->dc |= QSPI_CKPOL(slave->cs);
  194. if (qslave->mode & SPI_CS_HIGH)
  195. qslave->dc |= QSPI_CSPOL(slave->cs);
  196. writel(qslave->dc, &qslave->base->dc);
  197. writel(0, &qslave->base->cmd);
  198. writel(0, &qslave->base->data);
  199. return 0;
  200. }
  201. void spi_release_bus(struct spi_slave *slave)
  202. {
  203. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  204. debug("spi_release_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  205. writel(0, &qslave->base->dc);
  206. writel(0, &qslave->base->cmd);
  207. writel(0, &qslave->base->data);
  208. }
  209. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  210. void *din, unsigned long flags)
  211. {
  212. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  213. uint words = bitlen >> 3; /* fixed 8-bit word length */
  214. const uchar *txp = dout;
  215. uchar *rxp = din;
  216. uint status;
  217. int timeout;
  218. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  219. int val;
  220. #endif
  221. debug("spi_xfer: bus:%i cs:%i bitlen:%i words:%i flags:%lx\n",
  222. slave->bus, slave->cs, bitlen, words, flags);
  223. /* Setup mmap flags */
  224. if (flags & SPI_XFER_MMAP) {
  225. writel(MM_SWITCH, &qslave->base->memswitch);
  226. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  227. val = readl(CORE_CTRL_IO);
  228. val |= MEM_CS;
  229. writel(val, CORE_CTRL_IO);
  230. #endif
  231. return 0;
  232. } else if (flags & SPI_XFER_MMAP_END) {
  233. writel(~MM_SWITCH, &qslave->base->memswitch);
  234. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  235. val = readl(CORE_CTRL_IO);
  236. val &= MEM_CS_UNSELECT;
  237. writel(val, CORE_CTRL_IO);
  238. #endif
  239. return 0;
  240. }
  241. if (bitlen == 0)
  242. return -1;
  243. if (bitlen % 8) {
  244. debug("spi_xfer: Non byte aligned SPI transfer\n");
  245. return -1;
  246. }
  247. /* Setup command reg */
  248. qslave->cmd = 0;
  249. qslave->cmd |= QSPI_WLEN(8);
  250. qslave->cmd |= QSPI_EN_CS(slave->cs);
  251. if (qslave->mode & SPI_3WIRE)
  252. qslave->cmd |= QSPI_3_PIN;
  253. qslave->cmd |= 0xfff;
  254. /* FIXME: This delay is required for successfull
  255. * completion of read/write/erase. Once its root
  256. * caused, it will be remove from the driver.
  257. */
  258. #ifdef CONFIG_AM43XX
  259. udelay(100);
  260. #endif
  261. while (words--) {
  262. if (txp) {
  263. debug("tx cmd %08x dc %08x data %02x\n",
  264. qslave->cmd | QSPI_WR_SNGL, qslave->dc, *txp);
  265. writel(*txp++, &qslave->base->data);
  266. writel(qslave->cmd | QSPI_WR_SNGL,
  267. &qslave->base->cmd);
  268. status = readl(&qslave->base->status);
  269. timeout = QSPI_TIMEOUT;
  270. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  271. if (--timeout < 0) {
  272. printf("spi_xfer: TX timeout!\n");
  273. return -1;
  274. }
  275. status = readl(&qslave->base->status);
  276. }
  277. debug("tx done, status %08x\n", status);
  278. }
  279. if (rxp) {
  280. qslave->cmd |= QSPI_RD_SNGL;
  281. debug("rx cmd %08x dc %08x\n",
  282. qslave->cmd, qslave->dc);
  283. #ifdef CONFIG_DRA7XX
  284. udelay(500);
  285. #endif
  286. writel(qslave->cmd, &qslave->base->cmd);
  287. status = readl(&qslave->base->status);
  288. timeout = QSPI_TIMEOUT;
  289. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  290. if (--timeout < 0) {
  291. printf("spi_xfer: RX timeout!\n");
  292. return -1;
  293. }
  294. status = readl(&qslave->base->status);
  295. }
  296. *rxp++ = readl(&qslave->base->data);
  297. debug("rx done, status %08x, read %02x\n",
  298. status, *(rxp-1));
  299. }
  300. }
  301. /* Terminate frame */
  302. if (flags & SPI_XFER_END)
  303. spi_cs_deactivate(slave);
  304. return 0;
  305. }
  306. /* TODO: control from sf layer to here through dm-spi */
  307. #ifdef CONFIG_TI_EDMA3
  308. void spi_flash_copy_mmap(void *data, void *offset, size_t len)
  309. {
  310. unsigned int addr = (unsigned int) (data);
  311. unsigned int edma_slot_num = 1;
  312. /* Invalidate the area, so no writeback into the RAM races with DMA */
  313. invalidate_dcache_range(addr, addr + roundup(len, ARCH_DMA_MINALIGN));
  314. /* enable edma3 clocks */
  315. enable_edma3_clocks();
  316. /* Call edma3 api to do actual DMA transfer */
  317. edma3_transfer(EDMA3_BASE, edma_slot_num, data, offset, len);
  318. /* disable edma3 clocks */
  319. disable_edma3_clocks();
  320. *((unsigned int *)offset) += len;
  321. }
  322. #endif