cpu_init.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <mpc8260.h>
  9. #include <asm/cpm_8260.h>
  10. #include <ioports.h>
  11. DECLARE_GLOBAL_DATA_PTR;
  12. #if defined(CONFIG_BOARD_GET_CPU_CLK_F)
  13. extern unsigned long board_get_cpu_clk_f (void);
  14. #endif
  15. static void config_8260_ioports (volatile immap_t * immr)
  16. {
  17. int portnum;
  18. for (portnum = 0; portnum < 4; portnum++) {
  19. uint pmsk = 0,
  20. ppar = 0,
  21. psor = 0,
  22. pdir = 0,
  23. podr = 0,
  24. pdat = 0;
  25. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  26. iop_conf_t *eiopc = iopc + 32;
  27. uint msk = 1;
  28. /*
  29. * NOTE:
  30. * index 0 refers to pin 31,
  31. * index 31 refers to pin 0
  32. */
  33. while (iopc < eiopc) {
  34. if (iopc->conf) {
  35. pmsk |= msk;
  36. if (iopc->ppar)
  37. ppar |= msk;
  38. if (iopc->psor)
  39. psor |= msk;
  40. if (iopc->pdir)
  41. pdir |= msk;
  42. if (iopc->podr)
  43. podr |= msk;
  44. if (iopc->pdat)
  45. pdat |= msk;
  46. }
  47. msk <<= 1;
  48. iopc++;
  49. }
  50. if (pmsk != 0) {
  51. volatile ioport_t *iop = ioport_addr (immr, portnum);
  52. uint tpmsk = ~pmsk;
  53. /*
  54. * the (somewhat confused) paragraph at the
  55. * bottom of page 35-5 warns that there might
  56. * be "unknown behaviour" when programming
  57. * PSORx and PDIRx, if PPARx = 1, so I
  58. * decided this meant I had to disable the
  59. * dedicated function first, and enable it
  60. * last.
  61. */
  62. iop->ppar &= tpmsk;
  63. iop->psor = (iop->psor & tpmsk) | psor;
  64. iop->podr = (iop->podr & tpmsk) | podr;
  65. iop->pdat = (iop->pdat & tpmsk) | pdat;
  66. iop->pdir = (iop->pdir & tpmsk) | pdir;
  67. iop->ppar |= ppar;
  68. }
  69. }
  70. }
  71. #define SET_VAL_MASK(a, b, mask) ((a & mask) | (b & ~mask))
  72. /*
  73. * Breath some life into the CPU...
  74. *
  75. * Set up the memory map,
  76. * initialize a bunch of registers,
  77. * initialize the UPM's
  78. */
  79. void cpu_init_f (volatile immap_t * immr)
  80. {
  81. uint sccr;
  82. #if defined(CONFIG_BOARD_GET_CPU_CLK_F)
  83. unsigned long cpu_clk;
  84. #endif
  85. volatile memctl8260_t *memctl = &immr->im_memctl;
  86. extern void m8260_cpm_reset (void);
  87. /* Pointer is writable since we allocated a register for it */
  88. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  89. /* Clear initial global data */
  90. memset ((void *) gd, 0, sizeof (gd_t));
  91. /* RSR - Reset Status Register - clear all status (5-4) */
  92. gd->arch.reset_status = immr->im_clkrst.car_rsr;
  93. immr->im_clkrst.car_rsr = RSR_ALLBITS;
  94. /* RMR - Reset Mode Register - contains checkstop reset enable (5-5) */
  95. immr->im_clkrst.car_rmr = CONFIG_SYS_RMR;
  96. /* BCR - Bus Configuration Register (4-25) */
  97. #if defined(CONFIG_SYS_BCR_60x) && (CONFIG_SYS_BCR_SINGLE)
  98. if (immr->im_siu_conf.sc_bcr & BCR_EBM) {
  99. immr->im_siu_conf.sc_bcr = SET_VAL_MASK(immr->im_siu_conf.sc_bcr, CONFIG_SYS_BCR_60x, 0x80000010);
  100. } else {
  101. immr->im_siu_conf.sc_bcr = SET_VAL_MASK(immr->im_siu_conf.sc_bcr, CONFIG_SYS_BCR_SINGLE, 0x80000010);
  102. }
  103. #else
  104. immr->im_siu_conf.sc_bcr = CONFIG_SYS_BCR;
  105. #endif
  106. /* SIUMCR - contains debug pin configuration (4-31) */
  107. #if defined(CONFIG_SYS_SIUMCR_LOW) && (CONFIG_SYS_SIUMCR_HIGH)
  108. cpu_clk = board_get_cpu_clk_f ();
  109. if (cpu_clk >= 100000000) {
  110. immr->im_siu_conf.sc_siumcr = SET_VAL_MASK(immr->im_siu_conf.sc_siumcr, CONFIG_SYS_SIUMCR_HIGH, 0x9f3cc000);
  111. } else {
  112. immr->im_siu_conf.sc_siumcr = SET_VAL_MASK(immr->im_siu_conf.sc_siumcr, CONFIG_SYS_SIUMCR_LOW, 0x9f3cc000);
  113. }
  114. #else
  115. immr->im_siu_conf.sc_siumcr = CONFIG_SYS_SIUMCR;
  116. #endif
  117. config_8260_ioports (immr);
  118. /* initialize time counter status and control register (4-40) */
  119. immr->im_sit.sit_tmcntsc = CONFIG_SYS_TMCNTSC;
  120. /* initialize the PIT (4-42) */
  121. immr->im_sit.sit_piscr = CONFIG_SYS_PISCR;
  122. /* System clock control register (9-8) */
  123. sccr = immr->im_clkrst.car_sccr &
  124. (SCCR_PCI_MODE | SCCR_PCI_MODCK | SCCR_PCIDF_MSK);
  125. immr->im_clkrst.car_sccr = sccr |
  126. (CONFIG_SYS_SCCR & ~(SCCR_PCI_MODE | SCCR_PCI_MODCK | SCCR_PCIDF_MSK) );
  127. /*
  128. * Memory Controller:
  129. */
  130. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  131. * addresses - these have to be modified later when FLASH size
  132. * has been determined
  133. */
  134. #if defined(CONFIG_SYS_OR0_REMAP)
  135. memctl->memc_or0 = CONFIG_SYS_OR0_REMAP;
  136. #endif
  137. #if defined(CONFIG_SYS_OR1_REMAP)
  138. memctl->memc_or1 = CONFIG_SYS_OR1_REMAP;
  139. #endif
  140. /* now restrict to preliminary range */
  141. /* the PS came from the HRCW, don't change it */
  142. memctl->memc_br0 = SET_VAL_MASK(memctl->memc_br0 , CONFIG_SYS_BR0_PRELIM, BRx_PS_MSK);
  143. memctl->memc_or0 = CONFIG_SYS_OR0_PRELIM;
  144. #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
  145. memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
  146. memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
  147. #endif
  148. #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
  149. memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
  150. memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
  151. #endif
  152. #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
  153. memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
  154. memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
  155. #endif
  156. #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
  157. memctl->memc_or4 = CONFIG_SYS_OR4_PRELIM;
  158. memctl->memc_br4 = CONFIG_SYS_BR4_PRELIM;
  159. #endif
  160. #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
  161. memctl->memc_or5 = CONFIG_SYS_OR5_PRELIM;
  162. memctl->memc_br5 = CONFIG_SYS_BR5_PRELIM;
  163. #endif
  164. #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
  165. memctl->memc_or6 = CONFIG_SYS_OR6_PRELIM;
  166. memctl->memc_br6 = CONFIG_SYS_BR6_PRELIM;
  167. #endif
  168. #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
  169. memctl->memc_or7 = CONFIG_SYS_OR7_PRELIM;
  170. memctl->memc_br7 = CONFIG_SYS_BR7_PRELIM;
  171. #endif
  172. #if defined(CONFIG_SYS_BR8_PRELIM) && defined(CONFIG_SYS_OR8_PRELIM)
  173. memctl->memc_or8 = CONFIG_SYS_OR8_PRELIM;
  174. memctl->memc_br8 = CONFIG_SYS_BR8_PRELIM;
  175. #endif
  176. #if defined(CONFIG_SYS_BR9_PRELIM) && defined(CONFIG_SYS_OR9_PRELIM)
  177. memctl->memc_or9 = CONFIG_SYS_OR9_PRELIM;
  178. memctl->memc_br9 = CONFIG_SYS_BR9_PRELIM;
  179. #endif
  180. #if defined(CONFIG_SYS_BR10_PRELIM) && defined(CONFIG_SYS_OR10_PRELIM)
  181. memctl->memc_or10 = CONFIG_SYS_OR10_PRELIM;
  182. memctl->memc_br10 = CONFIG_SYS_BR10_PRELIM;
  183. #endif
  184. #if defined(CONFIG_SYS_BR11_PRELIM) && defined(CONFIG_SYS_OR11_PRELIM)
  185. memctl->memc_or11 = CONFIG_SYS_OR11_PRELIM;
  186. memctl->memc_br11 = CONFIG_SYS_BR11_PRELIM;
  187. #endif
  188. m8260_cpm_reset ();
  189. }
  190. /*
  191. * initialize higher level parts of CPU like time base and timers
  192. */
  193. int cpu_init_r (void)
  194. {
  195. volatile immap_t *immr = (immap_t *) gd->bd->bi_immr_base;
  196. immr->im_cpm.cp_rccr = CONFIG_SYS_RCCR;
  197. return (0);
  198. }
  199. /*
  200. * print out the reason for the reset
  201. */
  202. int prt_8260_rsr (void)
  203. {
  204. static struct {
  205. ulong mask;
  206. char *desc;
  207. } bits[] = {
  208. {
  209. RSR_JTRS, "JTAG"}, {
  210. RSR_CSRS, "Check Stop"}, {
  211. RSR_SWRS, "Software Watchdog"}, {
  212. RSR_BMRS, "Bus Monitor"}, {
  213. RSR_ESRS, "External Soft"}, {
  214. RSR_EHRS, "External Hard"}
  215. };
  216. static int n = ARRAY_SIZE(bits);
  217. ulong rsr = gd->arch.reset_status;
  218. int i;
  219. char *sep;
  220. puts (CPU_ID_STR " Reset Status:");
  221. sep = " ";
  222. for (i = 0; i < n; i++)
  223. if (rsr & bits[i].mask) {
  224. printf ("%s%s", sep, bits[i].desc);
  225. sep = ", ";
  226. }
  227. puts ("\n\n");
  228. return (0);
  229. }