vitesse.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Vitesse PHY drivers
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  20. * author Andy Fleming
  21. *
  22. */
  23. #include <miiphy.h>
  24. /* Cicada Auxiliary Control/Status Register */
  25. #define MIIM_CIS82xx_AUX_CONSTAT 0x1c
  26. #define MIIM_CIS82xx_AUXCONSTAT_INIT 0x0004
  27. #define MIIM_CIS82xx_AUXCONSTAT_DUPLEX 0x0020
  28. #define MIIM_CIS82xx_AUXCONSTAT_SPEED 0x0018
  29. #define MIIM_CIS82xx_AUXCONSTAT_GBIT 0x0010
  30. #define MIIM_CIS82xx_AUXCONSTAT_100 0x0008
  31. /* Cicada Extended Control Register 1 */
  32. #define MIIM_CIS82xx_EXT_CON1 0x17
  33. #define MIIM_CIS8201_EXTCON1_INIT 0x0000
  34. /* Cicada 8204 Extended PHY Control Register 1 */
  35. #define MIIM_CIS8204_EPHY_CON 0x17
  36. #define MIIM_CIS8204_EPHYCON_INIT 0x0006
  37. #define MIIM_CIS8204_EPHYCON_RGMII 0x1100
  38. /* Cicada 8204 Serial LED Control Register */
  39. #define MIIM_CIS8204_SLED_CON 0x1b
  40. #define MIIM_CIS8204_SLEDCON_INIT 0x1115
  41. /* Vitesse VSC8601 Extended PHY Control Register 1 */
  42. #define MIIM_VSC8601_EPHY_CON 0x17
  43. #define MIIM_VSC8601_EPHY_CON_INIT_SKEW 0x1120
  44. #define MIIM_VSC8601_SKEW_CTRL 0x1c
  45. #define PHY_EXT_PAGE_ACCESS 0x1f
  46. /* CIS8201 */
  47. static int vitesse_config(struct phy_device *phydev)
  48. {
  49. /* Override PHY config settings */
  50. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_CIS82xx_AUX_CONSTAT,
  51. MIIM_CIS82xx_AUXCONSTAT_INIT);
  52. /* Set up the interface mode */
  53. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_CIS82xx_EXT_CON1,
  54. MIIM_CIS8201_EXTCON1_INIT);
  55. genphy_config_aneg(phydev);
  56. return 0;
  57. }
  58. static int vitesse_parse_status(struct phy_device *phydev)
  59. {
  60. int speed;
  61. int mii_reg;
  62. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_CIS82xx_AUX_CONSTAT);
  63. if (mii_reg & MIIM_CIS82xx_AUXCONSTAT_DUPLEX)
  64. phydev->duplex = DUPLEX_FULL;
  65. else
  66. phydev->duplex = DUPLEX_HALF;
  67. speed = mii_reg & MIIM_CIS82xx_AUXCONSTAT_SPEED;
  68. switch (speed) {
  69. case MIIM_CIS82xx_AUXCONSTAT_GBIT:
  70. phydev->speed = SPEED_1000;
  71. break;
  72. case MIIM_CIS82xx_AUXCONSTAT_100:
  73. phydev->speed = SPEED_100;
  74. break;
  75. default:
  76. phydev->speed = SPEED_10;
  77. break;
  78. }
  79. return 0;
  80. }
  81. static int vitesse_startup(struct phy_device *phydev)
  82. {
  83. genphy_update_link(phydev);
  84. vitesse_parse_status(phydev);
  85. return 0;
  86. }
  87. static int cis8204_config(struct phy_device *phydev)
  88. {
  89. /* Override PHY config settings */
  90. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_CIS82xx_AUX_CONSTAT,
  91. MIIM_CIS82xx_AUXCONSTAT_INIT);
  92. genphy_config_aneg(phydev);
  93. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  94. (phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  95. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
  96. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID))
  97. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_CIS8204_EPHY_CON,
  98. MIIM_CIS8204_EPHYCON_INIT |
  99. MIIM_CIS8204_EPHYCON_RGMII);
  100. else
  101. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_CIS8204_EPHY_CON,
  102. MIIM_CIS8204_EPHYCON_INIT);
  103. return 0;
  104. }
  105. /* Vitesse VSC8601 */
  106. int vsc8601_config(struct phy_device *phydev)
  107. {
  108. /* Configure some basic stuff */
  109. #ifdef CONFIG_SYS_VSC8601_SKEWFIX
  110. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_VSC8601_EPHY_CON,
  111. MIIM_VSC8601_EPHY_CON_INIT_SKEW);
  112. #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
  113. phy_write(phydev, MDIO_DEVAD_NONE, PHY_EXT_PAGE_ACCESS, 1);
  114. #define VSC8101_SKEW \
  115. ((CONFIG_SYS_VSC8601_SKEW_TX << 14) \
  116. | (CONFIG_SYS_VSC8601_SKEW_RX << 12))
  117. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_VSC8601_SKEW_CTRL,
  118. VSC8101_SKEW);
  119. phy_write(phydev, MDIO_DEVAD_NONE, PHY_EXT_PAGE_ACCESS, 0);
  120. #endif
  121. #endif
  122. genphy_config_aneg(phydev);
  123. return 0;
  124. }
  125. static struct phy_driver VSC8211_driver = {
  126. .name = "Vitesse VSC8211",
  127. .uid = 0xfc4b0,
  128. .mask = 0xffff0,
  129. .features = PHY_GBIT_FEATURES,
  130. .config = &vitesse_config,
  131. .startup = &vitesse_startup,
  132. .shutdown = &genphy_shutdown,
  133. };
  134. static struct phy_driver VSC8221_driver = {
  135. .name = "Vitesse VSC8221",
  136. .uid = 0xfc550,
  137. .mask = 0xffff0,
  138. .features = PHY_GBIT_FEATURES,
  139. .config = &genphy_config_aneg,
  140. .startup = &vitesse_startup,
  141. .shutdown = &genphy_shutdown,
  142. };
  143. static struct phy_driver VSC8244_driver = {
  144. .name = "Vitesse VSC8244",
  145. .uid = 0xfc6c0,
  146. .mask = 0xffff0,
  147. .features = PHY_GBIT_FEATURES,
  148. .config = &genphy_config_aneg,
  149. .startup = &vitesse_startup,
  150. .shutdown = &genphy_shutdown,
  151. };
  152. static struct phy_driver VSC8234_driver = {
  153. .name = "Vitesse VSC8234",
  154. .uid = 0xfc620,
  155. .mask = 0xffff0,
  156. .features = PHY_GBIT_FEATURES,
  157. .config = &genphy_config_aneg,
  158. .startup = &vitesse_startup,
  159. .shutdown = &genphy_shutdown,
  160. };
  161. static struct phy_driver VSC8601_driver = {
  162. .name = "Vitesse VSC8601",
  163. .uid = 0x70420,
  164. .mask = 0xffff0,
  165. .features = PHY_GBIT_FEATURES,
  166. .config = &vsc8601_config,
  167. .startup = &vitesse_startup,
  168. .shutdown = &genphy_shutdown,
  169. };
  170. static struct phy_driver VSC8641_driver = {
  171. .name = "Vitesse VSC8641",
  172. .uid = 0x70430,
  173. .mask = 0xffff0,
  174. .features = PHY_GBIT_FEATURES,
  175. .config = &genphy_config_aneg,
  176. .startup = &vitesse_startup,
  177. .shutdown = &genphy_shutdown,
  178. };
  179. /* Vitesse bought Cicada, so we'll put these here */
  180. static struct phy_driver cis8201_driver = {
  181. .name = "CIS8201",
  182. .uid = 0xfc410,
  183. .mask = 0xffff0,
  184. .features = PHY_GBIT_FEATURES,
  185. .config = &vitesse_config,
  186. .startup = &vitesse_startup,
  187. .shutdown = &genphy_shutdown,
  188. };
  189. static struct phy_driver cis8204_driver = {
  190. .name = "Cicada Cis8204",
  191. .uid = 0xfc440,
  192. .mask = 0xffff0,
  193. .features = PHY_GBIT_FEATURES,
  194. .config = &cis8204_config,
  195. .startup = &vitesse_startup,
  196. .shutdown = &genphy_shutdown,
  197. };
  198. int phy_vitesse_init(void)
  199. {
  200. phy_register(&VSC8641_driver);
  201. phy_register(&VSC8601_driver);
  202. phy_register(&VSC8234_driver);
  203. phy_register(&VSC8244_driver);
  204. phy_register(&VSC8211_driver);
  205. phy_register(&VSC8221_driver);
  206. phy_register(&cis8201_driver);
  207. phy_register(&cis8204_driver);
  208. return 0;
  209. }