zynq_spi.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * (C) Copyright 2013 Inc.
  3. *
  4. * Xilinx Zynq PS SPI controller driver (master mode only)
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <config.h>
  9. #include <common.h>
  10. #include <malloc.h>
  11. #include <spi.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/hardware.h>
  14. /* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
  15. #define ZYNQ_SPI_CR_MSA_MASK (1 << 15) /* Manual start enb */
  16. #define ZYNQ_SPI_CR_MCS_MASK (1 << 14) /* Manual chip select */
  17. #define ZYNQ_SPI_CR_CS_MASK (0xF << 10) /* Chip select */
  18. #define ZYNQ_SPI_CR_BRD_MASK (0x7 << 3) /* Baud rate div */
  19. #define ZYNQ_SPI_CR_CPHA_MASK (1 << 2) /* Clock phase */
  20. #define ZYNQ_SPI_CR_CPOL_MASK (1 << 1) /* Clock polarity */
  21. #define ZYNQ_SPI_CR_MSTREN_MASK (1 << 0) /* Mode select */
  22. #define ZYNQ_SPI_IXR_RXNEMPTY_MASK (1 << 4) /* RX_FIFO_not_empty */
  23. #define ZYNQ_SPI_IXR_TXOW_MASK (1 << 2) /* TX_FIFO_not_full */
  24. #define ZYNQ_SPI_IXR_ALL_MASK 0x7F /* All IXR bits */
  25. #define ZYNQ_SPI_ENR_SPI_EN_MASK (1 << 0) /* SPI Enable */
  26. #define ZYNQ_SPI_FIFO_DEPTH 128
  27. #ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
  28. #define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
  29. #endif
  30. /* zynq spi register set */
  31. struct zynq_spi_regs {
  32. u32 cr; /* 0x00 */
  33. u32 isr; /* 0x04 */
  34. u32 ier; /* 0x08 */
  35. u32 idr; /* 0x0C */
  36. u32 imr; /* 0x10 */
  37. u32 enr; /* 0x14 */
  38. u32 dr; /* 0x18 */
  39. u32 txdr; /* 0x1C */
  40. u32 rxdr; /* 0x20 */
  41. };
  42. /* zynq spi slave */
  43. struct zynq_spi_slave {
  44. struct spi_slave slave;
  45. struct zynq_spi_regs *base;
  46. u8 mode;
  47. u8 fifo_depth;
  48. u32 speed_hz;
  49. u32 input_hz;
  50. u32 req_hz;
  51. };
  52. static inline struct zynq_spi_slave *to_zynq_spi_slave(struct spi_slave *slave)
  53. {
  54. return container_of(slave, struct zynq_spi_slave, slave);
  55. }
  56. static inline struct zynq_spi_regs *get_zynq_spi_base(int dev)
  57. {
  58. if (dev)
  59. return (struct zynq_spi_regs *)ZYNQ_SPI_BASEADDR1;
  60. else
  61. return (struct zynq_spi_regs *)ZYNQ_SPI_BASEADDR0;
  62. }
  63. static void zynq_spi_init_hw(struct zynq_spi_slave *zslave)
  64. {
  65. u32 confr;
  66. /* Disable SPI */
  67. writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &zslave->base->enr);
  68. /* Disable Interrupts */
  69. writel(ZYNQ_SPI_IXR_ALL_MASK, &zslave->base->idr);
  70. /* Clear RX FIFO */
  71. while (readl(&zslave->base->isr) &
  72. ZYNQ_SPI_IXR_RXNEMPTY_MASK)
  73. readl(&zslave->base->rxdr);
  74. /* Clear Interrupts */
  75. writel(ZYNQ_SPI_IXR_ALL_MASK, &zslave->base->isr);
  76. /* Manual slave select and Auto start */
  77. confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
  78. ZYNQ_SPI_CR_MSTREN_MASK;
  79. confr &= ~ZYNQ_SPI_CR_MSA_MASK;
  80. writel(confr, &zslave->base->cr);
  81. /* Enable SPI */
  82. writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &zslave->base->enr);
  83. }
  84. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  85. {
  86. /* 2 bus with 3 chipselect */
  87. return bus < 2 && cs < 3;
  88. }
  89. void spi_cs_activate(struct spi_slave *slave)
  90. {
  91. struct zynq_spi_slave *zslave = to_zynq_spi_slave(slave);
  92. u32 cr;
  93. debug("spi_cs_activate: 0x%08x\n", (u32)slave);
  94. clrbits_le32(&zslave->base->cr, ZYNQ_SPI_CR_CS_MASK);
  95. cr = readl(&zslave->base->cr);
  96. /*
  97. * CS cal logic: CS[13:10]
  98. * xxx0 - cs0
  99. * xx01 - cs1
  100. * x011 - cs2
  101. */
  102. cr |= (~(0x1 << slave->cs) << 10) & ZYNQ_SPI_CR_CS_MASK;
  103. writel(cr, &zslave->base->cr);
  104. }
  105. void spi_cs_deactivate(struct spi_slave *slave)
  106. {
  107. struct zynq_spi_slave *zslave = to_zynq_spi_slave(slave);
  108. debug("spi_cs_deactivate: 0x%08x\n", (u32)slave);
  109. setbits_le32(&zslave->base->cr, ZYNQ_SPI_CR_CS_MASK);
  110. }
  111. void spi_init()
  112. {
  113. /* nothing to do */
  114. }
  115. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  116. unsigned int max_hz, unsigned int mode)
  117. {
  118. struct zynq_spi_slave *zslave;
  119. if (!spi_cs_is_valid(bus, cs))
  120. return NULL;
  121. zslave = spi_alloc_slave(struct zynq_spi_slave, bus, cs);
  122. if (!zslave) {
  123. printf("SPI_error: Fail to allocate zynq_spi_slave\n");
  124. return NULL;
  125. }
  126. zslave->base = get_zynq_spi_base(bus);
  127. zslave->mode = mode;
  128. zslave->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
  129. zslave->input_hz = 166666700;
  130. zslave->speed_hz = zslave->input_hz / 2;
  131. zslave->req_hz = max_hz;
  132. /* init the zynq spi hw */
  133. zynq_spi_init_hw(zslave);
  134. return &zslave->slave;
  135. }
  136. void spi_free_slave(struct spi_slave *slave)
  137. {
  138. struct zynq_spi_slave *zslave = to_zynq_spi_slave(slave);
  139. debug("spi_free_slave: 0x%08x\n", (u32)slave);
  140. free(zslave);
  141. }
  142. int spi_claim_bus(struct spi_slave *slave)
  143. {
  144. struct zynq_spi_slave *zslave = to_zynq_spi_slave(slave);
  145. u32 confr = 0;
  146. u8 baud_rate_val = 0;
  147. writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &zslave->base->enr);
  148. /* Set the SPI Clock phase and polarities */
  149. confr = readl(&zslave->base->cr);
  150. confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
  151. if (zslave->mode & SPI_CPHA)
  152. confr |= ZYNQ_SPI_CR_CPHA_MASK;
  153. if (zslave->mode & SPI_CPOL)
  154. confr |= ZYNQ_SPI_CR_CPOL_MASK;
  155. /* Set the clock frequency */
  156. if (zslave->req_hz == 0) {
  157. /* Set baudrate x8, if the req_hz is 0 */
  158. baud_rate_val = 0x2;
  159. } else if (zslave->speed_hz != zslave->req_hz) {
  160. while ((baud_rate_val < 8) &&
  161. ((zslave->input_hz /
  162. (2 << baud_rate_val)) > zslave->req_hz))
  163. baud_rate_val++;
  164. zslave->speed_hz = zslave->req_hz / (2 << baud_rate_val);
  165. }
  166. confr &= ~ZYNQ_SPI_CR_BRD_MASK;
  167. confr |= (baud_rate_val << 3);
  168. writel(confr, &zslave->base->cr);
  169. writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &zslave->base->enr);
  170. return 0;
  171. }
  172. void spi_release_bus(struct spi_slave *slave)
  173. {
  174. struct zynq_spi_slave *zslave = to_zynq_spi_slave(slave);
  175. debug("spi_release_bus: 0x%08x\n", (u32)slave);
  176. writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &zslave->base->enr);
  177. }
  178. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  179. void *din, unsigned long flags)
  180. {
  181. struct zynq_spi_slave *zslave = to_zynq_spi_slave(slave);
  182. u32 len = bitlen / 8;
  183. u32 tx_len = len, rx_len = len, tx_tvl;
  184. const u8 *tx_buf = dout;
  185. u8 *rx_buf = din, buf;
  186. u32 ts, status;
  187. debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
  188. slave->bus, slave->cs, bitlen, len, flags);
  189. if (bitlen % 8) {
  190. debug("spi_xfer: Non byte aligned SPI transfer\n");
  191. return -1;
  192. }
  193. if (flags & SPI_XFER_BEGIN)
  194. spi_cs_activate(slave);
  195. while (rx_len > 0) {
  196. /* Write the data into TX FIFO - tx threshold is fifo_depth */
  197. tx_tvl = 0;
  198. while ((tx_tvl < zslave->fifo_depth) && tx_len) {
  199. if (tx_buf)
  200. buf = *tx_buf++;
  201. else
  202. buf = 0;
  203. writel(buf, &zslave->base->txdr);
  204. tx_len--;
  205. tx_tvl++;
  206. }
  207. /* Check TX FIFO completion */
  208. ts = get_timer(0);
  209. status = readl(&zslave->base->isr);
  210. while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
  211. if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
  212. printf("spi_xfer: Timeout! TX FIFO not full\n");
  213. return -1;
  214. }
  215. status = readl(&zslave->base->isr);
  216. }
  217. /* Read the data from RX FIFO */
  218. status = readl(&zslave->base->isr);
  219. while (status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) {
  220. buf = readl(&zslave->base->rxdr);
  221. if (rx_buf)
  222. *rx_buf++ = buf;
  223. status = readl(&zslave->base->isr);
  224. rx_len--;
  225. }
  226. }
  227. if (flags & SPI_XFER_END)
  228. spi_cs_deactivate(slave);
  229. return 0;
  230. }