clock.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091
  1. /*
  2. * (C) Copyright 2013-2015
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /* Tegra210 Clock control functions */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/sysctr.h>
  12. #include <asm/arch/tegra.h>
  13. #include <asm/arch-tegra/clk_rst.h>
  14. #include <asm/arch-tegra/timer.h>
  15. #include <div64.h>
  16. #include <fdtdec.h>
  17. /*
  18. * Clock types that we can use as a source. The Tegra210 has muxes for the
  19. * peripheral clocks, and in most cases there are four options for the clock
  20. * source. This gives us a clock 'type' and exploits what commonality exists
  21. * in the device.
  22. *
  23. * Letters are obvious, except for T which means CLK_M, and S which means the
  24. * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
  25. * datasheet) and PLL_M are different things. The former is the basic
  26. * clock supplied to the SOC from an external oscillator. The latter is the
  27. * memory clock PLL.
  28. *
  29. * See definitions in clock_id in the header file.
  30. */
  31. enum clock_type_id {
  32. CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
  33. CLOCK_TYPE_MCPA, /* and so on */
  34. CLOCK_TYPE_MCPT,
  35. CLOCK_TYPE_PCM,
  36. CLOCK_TYPE_PCMT,
  37. CLOCK_TYPE_PDCT,
  38. CLOCK_TYPE_ACPT,
  39. CLOCK_TYPE_ASPTE,
  40. CLOCK_TYPE_PMDACD2T,
  41. CLOCK_TYPE_PCST,
  42. CLOCK_TYPE_PC2CC3M,
  43. CLOCK_TYPE_PC2CC3S_T,
  44. CLOCK_TYPE_PC2CC3M_T,
  45. CLOCK_TYPE_PC2CC3M_T16, /* PC2CC3M_T, but w/16-bit divisor (I2C) */
  46. CLOCK_TYPE_MC2CC3P_A,
  47. CLOCK_TYPE_M,
  48. CLOCK_TYPE_MCPTM2C2C3,
  49. CLOCK_TYPE_PC2CC3T_S,
  50. CLOCK_TYPE_AC2CC3P_TS2,
  51. CLOCK_TYPE_PC01C00_C42C41TC40,
  52. CLOCK_TYPE_COUNT,
  53. CLOCK_TYPE_NONE = -1, /* invalid clock type */
  54. };
  55. enum {
  56. CLOCK_MAX_MUX = 8 /* number of source options for each clock */
  57. };
  58. /*
  59. * Clock source mux for each clock type. This just converts our enum into
  60. * a list of mux sources for use by the code.
  61. *
  62. * Note:
  63. * The extra column in each clock source array is used to store the mask
  64. * bits in its register for the source.
  65. */
  66. #define CLK(x) CLOCK_ID_ ## x
  67. static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
  68. { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC),
  69. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  70. MASK_BITS_31_30},
  71. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
  72. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  73. MASK_BITS_31_30},
  74. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  75. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  76. MASK_BITS_31_30},
  77. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
  78. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  79. MASK_BITS_31_30},
  80. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
  81. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  82. MASK_BITS_31_30},
  83. { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
  84. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  85. MASK_BITS_31_30},
  86. { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  87. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  88. MASK_BITS_31_30},
  89. { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
  90. CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
  91. MASK_BITS_31_29},
  92. { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
  93. CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
  94. MASK_BITS_31_29},
  95. { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
  96. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  97. MASK_BITS_31_28},
  98. /* Additional clock types on Tegra114+ */
  99. /* CLOCK_TYPE_PC2CC3M */
  100. { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
  101. CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
  102. MASK_BITS_31_29},
  103. /* CLOCK_TYPE_PC2CC3S_T */
  104. { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
  105. CLK(SFROM32KHZ), CLK(NONE), CLK(OSC), CLK(NONE),
  106. MASK_BITS_31_29},
  107. /* CLOCK_TYPE_PC2CC3M_T */
  108. { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
  109. CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
  110. MASK_BITS_31_29},
  111. /* CLOCK_TYPE_PC2CC3M_T, w/16-bit divisor (I2C) */
  112. { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
  113. CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
  114. MASK_BITS_31_29},
  115. /* CLOCK_TYPE_MC2CC3P_A */
  116. { CLK(MEMORY), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
  117. CLK(PERIPH), CLK(NONE), CLK(AUDIO), CLK(NONE),
  118. MASK_BITS_31_29},
  119. /* CLOCK_TYPE_M */
  120. { CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
  121. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  122. MASK_BITS_31_30},
  123. /* CLOCK_TYPE_MCPTM2C2C3 */
  124. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  125. CLK(MEMORY2), CLK(CGENERAL2), CLK(CGENERAL3), CLK(NONE),
  126. MASK_BITS_31_29},
  127. /* CLOCK_TYPE_PC2CC3T_S */
  128. { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
  129. CLK(OSC), CLK(NONE), CLK(SFROM32KHZ), CLK(NONE),
  130. MASK_BITS_31_29},
  131. /* CLOCK_TYPE_AC2CC3P_TS2 */
  132. { CLK(AUDIO), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
  133. CLK(PERIPH), CLK(NONE), CLK(OSC), CLK(SRC2),
  134. MASK_BITS_31_29},
  135. /* CLOCK_TYPE_PC01C00_C42C41TC40 */
  136. { CLK(PERIPH), CLK(CGENERAL_1), CLK(CGENERAL_0), CLK(NONE),
  137. CLK(CGENERAL4_2), CLK(CGENERAL4_1), CLK(OSC), CLK(CGENERAL4_0),
  138. MASK_BITS_31_29},
  139. };
  140. /*
  141. * Clock type for each peripheral clock source. We put the name in each
  142. * record just so it is easy to match things up
  143. */
  144. #define TYPE(name, type) type
  145. static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
  146. /* 0x00 */
  147. TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
  148. TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
  149. TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
  150. TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PC2CC3M),
  151. TYPE(PERIPHC_PWM, CLOCK_TYPE_PC2CC3S_T),
  152. TYPE(PERIPHC_05h, CLOCK_TYPE_NONE),
  153. TYPE(PERIPHC_SBC2, CLOCK_TYPE_PC2CC3M_T),
  154. TYPE(PERIPHC_SBC3, CLOCK_TYPE_PC2CC3M_T),
  155. /* 0x08 */
  156. TYPE(PERIPHC_08h, CLOCK_TYPE_NONE),
  157. TYPE(PERIPHC_I2C1, CLOCK_TYPE_PC2CC3M_T16),
  158. TYPE(PERIPHC_I2C5, CLOCK_TYPE_PC2CC3M_T16),
  159. TYPE(PERIPHC_0bh, CLOCK_TYPE_NONE),
  160. TYPE(PERIPHC_0ch, CLOCK_TYPE_NONE),
  161. TYPE(PERIPHC_SBC1, CLOCK_TYPE_PC2CC3M_T),
  162. TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
  163. TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
  164. /* 0x10 */
  165. TYPE(PERIPHC_10h, CLOCK_TYPE_NONE),
  166. TYPE(PERIPHC_11h, CLOCK_TYPE_NONE),
  167. TYPE(PERIPHC_VI, CLOCK_TYPE_MC2CC3P_A),
  168. TYPE(PERIPHC_13h, CLOCK_TYPE_NONE),
  169. TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PC2CC3M_T),
  170. TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PC2CC3M_T),
  171. TYPE(PERIPHC_16h, CLOCK_TYPE_NONE),
  172. TYPE(PERIPHC_17h, CLOCK_TYPE_NONE),
  173. /* 0x18 */
  174. TYPE(PERIPHC_18h, CLOCK_TYPE_NONE),
  175. TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PC2CC3M_T),
  176. TYPE(PERIPHC_VFIR, CLOCK_TYPE_PC2CC3M_T),
  177. TYPE(PERIPHC_1Bh, CLOCK_TYPE_NONE),
  178. TYPE(PERIPHC_1Ch, CLOCK_TYPE_NONE),
  179. TYPE(PERIPHC_HSI, CLOCK_TYPE_PC2CC3M_T),
  180. TYPE(PERIPHC_UART1, CLOCK_TYPE_PC2CC3M_T),
  181. TYPE(PERIPHC_UART2, CLOCK_TYPE_PC2CC3M_T),
  182. /* 0x20 */
  183. TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MC2CC3P_A),
  184. TYPE(PERIPHC_21h, CLOCK_TYPE_NONE),
  185. TYPE(PERIPHC_22h, CLOCK_TYPE_NONE),
  186. TYPE(PERIPHC_23h, CLOCK_TYPE_NONE),
  187. TYPE(PERIPHC_24h, CLOCK_TYPE_NONE),
  188. TYPE(PERIPHC_25h, CLOCK_TYPE_NONE),
  189. TYPE(PERIPHC_I2C2, CLOCK_TYPE_PC2CC3M_T16),
  190. TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPTM2C2C3),
  191. /* 0x28 */
  192. TYPE(PERIPHC_UART3, CLOCK_TYPE_PC2CC3M_T),
  193. TYPE(PERIPHC_29h, CLOCK_TYPE_NONE),
  194. TYPE(PERIPHC_VI_SENSOR, CLOCK_TYPE_MC2CC3P_A),
  195. TYPE(PERIPHC_2bh, CLOCK_TYPE_NONE),
  196. TYPE(PERIPHC_2ch, CLOCK_TYPE_NONE),
  197. TYPE(PERIPHC_SBC4, CLOCK_TYPE_PC2CC3M_T),
  198. TYPE(PERIPHC_I2C3, CLOCK_TYPE_PC2CC3M_T16),
  199. TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PC2CC3M_T),
  200. /* 0x30 */
  201. TYPE(PERIPHC_UART4, CLOCK_TYPE_PC2CC3M_T),
  202. TYPE(PERIPHC_UART5, CLOCK_TYPE_PC2CC3M_T),
  203. TYPE(PERIPHC_VDE, CLOCK_TYPE_PC2CC3M_T),
  204. TYPE(PERIPHC_OWR, CLOCK_TYPE_PC2CC3M_T),
  205. TYPE(PERIPHC_NOR, CLOCK_TYPE_PC2CC3M_T),
  206. TYPE(PERIPHC_CSITE, CLOCK_TYPE_PC2CC3M_T),
  207. TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
  208. TYPE(PERIPHC_DTV, CLOCK_TYPE_NONE),
  209. /* 0x38 */
  210. TYPE(PERIPHC_38h, CLOCK_TYPE_NONE),
  211. TYPE(PERIPHC_39h, CLOCK_TYPE_NONE),
  212. TYPE(PERIPHC_3ah, CLOCK_TYPE_NONE),
  213. TYPE(PERIPHC_3bh, CLOCK_TYPE_NONE),
  214. TYPE(PERIPHC_MSENC, CLOCK_TYPE_MC2CC3P_A),
  215. TYPE(PERIPHC_TSEC, CLOCK_TYPE_PC2CC3M_T),
  216. TYPE(PERIPHC_3eh, CLOCK_TYPE_NONE),
  217. TYPE(PERIPHC_OSC, CLOCK_TYPE_NONE),
  218. /* 0x40 */
  219. TYPE(PERIPHC_40h, CLOCK_TYPE_NONE), /* start with 0x3b0 */
  220. TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PC2CC3M_T),
  221. TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PC2CC3T_S),
  222. TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
  223. TYPE(PERIPHC_I2S5, CLOCK_TYPE_AXPT),
  224. TYPE(PERIPHC_I2C4, CLOCK_TYPE_PC2CC3M_T16),
  225. TYPE(PERIPHC_SBC5, CLOCK_TYPE_PC2CC3M_T),
  226. TYPE(PERIPHC_SBC6, CLOCK_TYPE_PC2CC3M_T),
  227. /* 0x48 */
  228. TYPE(PERIPHC_AUDIO, CLOCK_TYPE_AC2CC3P_TS2),
  229. TYPE(PERIPHC_49h, CLOCK_TYPE_NONE),
  230. TYPE(PERIPHC_4ah, CLOCK_TYPE_NONE),
  231. TYPE(PERIPHC_4bh, CLOCK_TYPE_NONE),
  232. TYPE(PERIPHC_4ch, CLOCK_TYPE_NONE),
  233. TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PC2CC3M_T),
  234. TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PC2CC3S_T),
  235. TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
  236. /* 0x50 */
  237. TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
  238. TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
  239. TYPE(PERIPHC_52h, CLOCK_TYPE_NONE),
  240. TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PC2CC3S_T),
  241. TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
  242. TYPE(PERIPHC_55h, CLOCK_TYPE_NONE),
  243. TYPE(PERIPHC_56h, CLOCK_TYPE_NONE),
  244. TYPE(PERIPHC_57h, CLOCK_TYPE_NONE),
  245. /* 0x58 */
  246. TYPE(PERIPHC_58h, CLOCK_TYPE_NONE),
  247. TYPE(PERIPHC_59h, CLOCK_TYPE_NONE),
  248. TYPE(PERIPHC_5ah, CLOCK_TYPE_NONE),
  249. TYPE(PERIPHC_5bh, CLOCK_TYPE_NONE),
  250. TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT),
  251. TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
  252. TYPE(PERIPHC_HDA, CLOCK_TYPE_PC2CC3M_T),
  253. TYPE(PERIPHC_5fh, CLOCK_TYPE_NONE),
  254. /* 0x60 */
  255. TYPE(PERIPHC_XUSB_CORE_HOST, CLOCK_TYPE_NONE),
  256. TYPE(PERIPHC_XUSB_FALCON, CLOCK_TYPE_NONE),
  257. TYPE(PERIPHC_XUSB_FS, CLOCK_TYPE_NONE),
  258. TYPE(PERIPHC_XUSB_CORE_DEV, CLOCK_TYPE_NONE),
  259. TYPE(PERIPHC_XUSB_SS, CLOCK_TYPE_NONE),
  260. TYPE(PERIPHC_CILAB, CLOCK_TYPE_NONE),
  261. TYPE(PERIPHC_CILCD, CLOCK_TYPE_NONE),
  262. TYPE(PERIPHC_CILE, CLOCK_TYPE_NONE),
  263. /* 0x68 */
  264. TYPE(PERIPHC_DSIA_LP, CLOCK_TYPE_NONE),
  265. TYPE(PERIPHC_DSIB_LP, CLOCK_TYPE_NONE),
  266. TYPE(PERIPHC_ENTROPY, CLOCK_TYPE_NONE),
  267. TYPE(PERIPHC_DVFS_REF, CLOCK_TYPE_NONE),
  268. TYPE(PERIPHC_DVFS_SOC, CLOCK_TYPE_NONE),
  269. TYPE(PERIPHC_TRACECLKIN, CLOCK_TYPE_NONE),
  270. TYPE(PERIPHC_6eh, CLOCK_TYPE_NONE),
  271. TYPE(PERIPHC_6fh, CLOCK_TYPE_NONE),
  272. /* 0x70 */
  273. TYPE(PERIPHC_EMC_LATENCY, CLOCK_TYPE_NONE),
  274. TYPE(PERIPHC_SOC_THERM, CLOCK_TYPE_NONE),
  275. TYPE(PERIPHC_72h, CLOCK_TYPE_NONE),
  276. TYPE(PERIPHC_73h, CLOCK_TYPE_NONE),
  277. TYPE(PERIPHC_74h, CLOCK_TYPE_NONE),
  278. TYPE(PERIPHC_75h, CLOCK_TYPE_NONE),
  279. TYPE(PERIPHC_VI_SENSOR2, CLOCK_TYPE_NONE),
  280. TYPE(PERIPHC_I2C6, CLOCK_TYPE_PC2CC3M_T16),
  281. /* 0x78 */
  282. TYPE(PERIPHC_78h, CLOCK_TYPE_NONE),
  283. TYPE(PERIPHC_EMC_DLL, CLOCK_TYPE_MCPTM2C2C3),
  284. TYPE(PERIPHC_7ah, CLOCK_TYPE_NONE),
  285. TYPE(PERIPHC_CLK72MHZ, CLOCK_TYPE_NONE),
  286. TYPE(PERIPHC_7ch, CLOCK_TYPE_NONE),
  287. TYPE(PERIPHC_7dh, CLOCK_TYPE_NONE),
  288. TYPE(PERIPHC_VIC, CLOCK_TYPE_NONE),
  289. TYPE(PERIPHC_7Fh, CLOCK_TYPE_NONE),
  290. /* 0x80 */
  291. TYPE(PERIPHC_SDMMC_LEGACY_TM, CLOCK_TYPE_NONE),
  292. TYPE(PERIPHC_NVDEC, CLOCK_TYPE_NONE),
  293. TYPE(PERIPHC_NVJPG, CLOCK_TYPE_NONE),
  294. TYPE(PERIPHC_NVENC, CLOCK_TYPE_NONE),
  295. TYPE(PERIPHC_84h, CLOCK_TYPE_NONE),
  296. TYPE(PERIPHC_85h, CLOCK_TYPE_NONE),
  297. TYPE(PERIPHC_86h, CLOCK_TYPE_NONE),
  298. TYPE(PERIPHC_87h, CLOCK_TYPE_NONE),
  299. /* 0x88 */
  300. TYPE(PERIPHC_88h, CLOCK_TYPE_NONE),
  301. TYPE(PERIPHC_89h, CLOCK_TYPE_NONE),
  302. TYPE(PERIPHC_DMIC3, CLOCK_TYPE_NONE),
  303. TYPE(PERIPHC_APE, CLOCK_TYPE_NONE),
  304. TYPE(PERIPHC_QSPI, CLOCK_TYPE_PC01C00_C42C41TC40),
  305. TYPE(PERIPHC_VI_I2C, CLOCK_TYPE_NONE),
  306. TYPE(PERIPHC_USB2_HSIC_TRK, CLOCK_TYPE_NONE),
  307. TYPE(PERIPHC_PEX_SATA_USB_RX_BYP, CLOCK_TYPE_NONE),
  308. /* 0x90 */
  309. TYPE(PERIPHC_MAUD, CLOCK_TYPE_NONE),
  310. TYPE(PERIPHC_TSECB, CLOCK_TYPE_NONE),
  311. };
  312. /*
  313. * This array translates a periph_id to a periphc_internal_id
  314. *
  315. * Not present/matched up:
  316. * uint vi_sensor; _VI_SENSOR_0, 0x1A8
  317. * SPDIF - which is both 0x08 and 0x0c
  318. *
  319. */
  320. #define NONE(name) (-1)
  321. #define OFFSET(name, value) PERIPHC_ ## name
  322. #define INTERNAL_ID(id) (id & 0x000000ff)
  323. static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
  324. /* Low word: 31:0 */
  325. NONE(CPU),
  326. NONE(COP),
  327. NONE(TRIGSYS),
  328. NONE(ISPB),
  329. NONE(RESERVED4),
  330. NONE(TMR),
  331. PERIPHC_UART1,
  332. PERIPHC_UART2, /* and vfir 0x68 */
  333. /* 8 */
  334. NONE(GPIO),
  335. PERIPHC_SDMMC2,
  336. PERIPHC_SPDIF_IN,
  337. PERIPHC_I2S2,
  338. PERIPHC_I2C1,
  339. NONE(RESERVED13),
  340. PERIPHC_SDMMC1,
  341. PERIPHC_SDMMC4,
  342. /* 16 */
  343. NONE(TCW),
  344. PERIPHC_PWM,
  345. PERIPHC_I2S3,
  346. NONE(RESERVED19),
  347. PERIPHC_VI,
  348. NONE(RESERVED21),
  349. NONE(USBD),
  350. NONE(ISP),
  351. /* 24 */
  352. NONE(RESERVED24),
  353. NONE(RESERVED25),
  354. PERIPHC_DISP2,
  355. PERIPHC_DISP1,
  356. PERIPHC_HOST1X,
  357. NONE(VCP),
  358. PERIPHC_I2S1,
  359. NONE(CACHE2),
  360. /* Middle word: 63:32 */
  361. NONE(MEM),
  362. NONE(AHBDMA),
  363. NONE(APBDMA),
  364. NONE(RESERVED35),
  365. NONE(RESERVED36),
  366. NONE(STAT_MON),
  367. NONE(RESERVED38),
  368. NONE(FUSE),
  369. /* 40 */
  370. NONE(KFUSE),
  371. PERIPHC_SBC1, /* SBCx = SPIx */
  372. PERIPHC_NOR,
  373. NONE(RESERVED43),
  374. PERIPHC_SBC2,
  375. NONE(XIO),
  376. PERIPHC_SBC3,
  377. PERIPHC_I2C5,
  378. /* 48 */
  379. NONE(DSI),
  380. NONE(RESERVED49),
  381. PERIPHC_HSI,
  382. NONE(RESERVED51),
  383. NONE(CSI),
  384. NONE(RESERVED53),
  385. PERIPHC_I2C2,
  386. PERIPHC_UART3,
  387. /* 56 */
  388. NONE(MIPI_CAL),
  389. PERIPHC_EMC,
  390. NONE(USB2),
  391. NONE(USB3),
  392. NONE(RESERVED60),
  393. PERIPHC_VDE,
  394. NONE(BSEA),
  395. NONE(BSEV),
  396. /* Upper word 95:64 */
  397. NONE(RESERVED64),
  398. PERIPHC_UART4,
  399. PERIPHC_UART5,
  400. PERIPHC_I2C3,
  401. PERIPHC_SBC4,
  402. PERIPHC_SDMMC3,
  403. NONE(PCIE),
  404. PERIPHC_OWR,
  405. /* 72 */
  406. NONE(AFI),
  407. PERIPHC_CSITE,
  408. NONE(PCIEXCLK),
  409. NONE(AVPUCQ),
  410. NONE(LA),
  411. NONE(TRACECLKIN),
  412. NONE(SOC_THERM),
  413. NONE(DTV),
  414. /* 80 */
  415. NONE(RESERVED80),
  416. PERIPHC_I2CSLOW,
  417. NONE(DSIB),
  418. PERIPHC_TSEC,
  419. NONE(RESERVED84),
  420. NONE(RESERVED85),
  421. NONE(RESERVED86),
  422. NONE(EMUCIF),
  423. /* 88 */
  424. NONE(RESERVED88),
  425. NONE(XUSB_HOST),
  426. NONE(RESERVED90),
  427. PERIPHC_MSENC,
  428. NONE(RESERVED92),
  429. NONE(RESERVED93),
  430. NONE(RESERVED94),
  431. NONE(XUSB_DEV),
  432. /* V word: 31:0 */
  433. NONE(CPUG),
  434. NONE(CPULP),
  435. NONE(V_RESERVED2),
  436. PERIPHC_MSELECT,
  437. NONE(V_RESERVED4),
  438. PERIPHC_I2S4,
  439. PERIPHC_I2S5,
  440. PERIPHC_I2C4,
  441. /* 104 */
  442. PERIPHC_SBC5,
  443. PERIPHC_SBC6,
  444. PERIPHC_AUDIO,
  445. NONE(APBIF),
  446. NONE(V_RESERVED12),
  447. NONE(V_RESERVED13),
  448. NONE(V_RESERVED14),
  449. PERIPHC_HDA2CODEC2X,
  450. /* 112 */
  451. NONE(ATOMICS),
  452. NONE(V_RESERVED17),
  453. NONE(V_RESERVED18),
  454. NONE(V_RESERVED19),
  455. NONE(V_RESERVED20),
  456. NONE(V_RESERVED21),
  457. NONE(V_RESERVED22),
  458. PERIPHC_ACTMON,
  459. /* 120 */
  460. NONE(EXTPERIPH1),
  461. NONE(EXTPERIPH2),
  462. NONE(EXTPERIPH3),
  463. NONE(OOB),
  464. PERIPHC_SATA,
  465. PERIPHC_HDA,
  466. NONE(TZRAM),
  467. NONE(SE),
  468. /* W word: 31:0 */
  469. NONE(HDA2HDMICODEC),
  470. NONE(SATACOLD),
  471. NONE(W_RESERVED2),
  472. NONE(W_RESERVED3),
  473. NONE(W_RESERVED4),
  474. NONE(W_RESERVED5),
  475. NONE(W_RESERVED6),
  476. NONE(W_RESERVED7),
  477. /* 136 */
  478. NONE(CEC),
  479. NONE(W_RESERVED9),
  480. NONE(W_RESERVED10),
  481. NONE(W_RESERVED11),
  482. NONE(W_RESERVED12),
  483. NONE(W_RESERVED13),
  484. NONE(XUSB_PADCTL),
  485. NONE(W_RESERVED15),
  486. /* 144 */
  487. NONE(W_RESERVED16),
  488. NONE(W_RESERVED17),
  489. NONE(W_RESERVED18),
  490. NONE(W_RESERVED19),
  491. NONE(W_RESERVED20),
  492. NONE(ENTROPY),
  493. NONE(DDS),
  494. NONE(W_RESERVED23),
  495. /* 152 */
  496. NONE(W_RESERVED24),
  497. NONE(W_RESERVED25),
  498. NONE(W_RESERVED26),
  499. NONE(DVFS),
  500. NONE(XUSB_SS),
  501. NONE(W_RESERVED29),
  502. NONE(W_RESERVED30),
  503. NONE(W_RESERVED31),
  504. /* X word: 31:0 */
  505. NONE(SPARE),
  506. NONE(X_RESERVED1),
  507. NONE(X_RESERVED2),
  508. NONE(X_RESERVED3),
  509. NONE(CAM_MCLK),
  510. NONE(CAM_MCLK2),
  511. PERIPHC_I2C6,
  512. NONE(X_RESERVED7),
  513. /* 168 */
  514. NONE(X_RESERVED8),
  515. NONE(X_RESERVED9),
  516. NONE(X_RESERVED10),
  517. NONE(VIM2_CLK),
  518. NONE(X_RESERVED12),
  519. NONE(X_RESERVED13),
  520. NONE(EMC_DLL),
  521. NONE(X_RESERVED15),
  522. /* 176 */
  523. NONE(X_RESERVED16),
  524. NONE(CLK72MHZ),
  525. NONE(VIC),
  526. NONE(X_RESERVED19),
  527. NONE(X_RESERVED20),
  528. NONE(DPAUX),
  529. NONE(SOR0),
  530. NONE(X_RESERVED23),
  531. /* 184 */
  532. NONE(GPU),
  533. NONE(X_RESERVED25),
  534. NONE(X_RESERVED26),
  535. NONE(X_RESERVED27),
  536. NONE(X_RESERVED28),
  537. NONE(X_RESERVED29),
  538. NONE(X_RESERVED30),
  539. NONE(X_RESERVED31),
  540. /* Y: 192 (192 - 223) */
  541. NONE(Y_RESERVED0),
  542. PERIPHC_SDMMC_LEGACY_TM,
  543. PERIPHC_NVDEC,
  544. PERIPHC_NVJPG,
  545. NONE(Y_RESERVED4),
  546. PERIPHC_DMIC3, /* 197 */
  547. PERIPHC_APE, /* 198 */
  548. NONE(Y_RESERVED7),
  549. /* 200 */
  550. NONE(Y_RESERVED8),
  551. NONE(Y_RESERVED9),
  552. NONE(Y_RESERVED10),
  553. NONE(Y_RESERVED11),
  554. NONE(Y_RESERVED12),
  555. NONE(Y_RESERVED13),
  556. NONE(Y_RESERVED14),
  557. NONE(Y_RESERVED15),
  558. /* 208 */
  559. PERIPHC_VI_I2C, /* 208 */
  560. NONE(Y_RESERVED17),
  561. NONE(Y_RESERVED18),
  562. PERIPHC_QSPI, /* 211 */
  563. NONE(Y_RESERVED20),
  564. NONE(Y_RESERVED21),
  565. NONE(Y_RESERVED22),
  566. NONE(Y_RESERVED23),
  567. /* 216 */
  568. NONE(Y_RESERVED24),
  569. NONE(Y_RESERVED25),
  570. NONE(Y_RESERVED26),
  571. PERIPHC_NVENC, /* 219 */
  572. NONE(Y_RESERVED28),
  573. NONE(Y_RESERVED29),
  574. NONE(Y_RESERVED30),
  575. NONE(Y_RESERVED31),
  576. };
  577. /*
  578. * Get the oscillator frequency, from the corresponding hardware configuration
  579. * field. Note that Tegra30+ support 3 new higher freqs, but we map back
  580. * to the old T20 freqs. Support for the higher oscillators is TBD.
  581. */
  582. enum clock_osc_freq clock_get_osc_freq(void)
  583. {
  584. struct clk_rst_ctlr *clkrst =
  585. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  586. u32 reg;
  587. reg = readl(&clkrst->crc_osc_ctrl);
  588. reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
  589. /*
  590. * 0 = 13MHz, 1 = 16.8MHz, 4 = 19.2MHz, 5 = 38.4MHz,
  591. * 8 = 12MHz, 9 = 48MHz, 12 = 26MHz
  592. */
  593. if (reg == 5) {
  594. debug("OSC_FREQ is 38.4MHz (%d) ...\n", reg);
  595. /* Map it to 19.2MHz for now. 38.4MHz OSC support TBD */
  596. return 1;
  597. }
  598. /*
  599. * Map to most common (T20) freqs (except 38.4, handled above):
  600. * 13/16.8 = 0, 19.2 = 1, 12/48 = 2, 26 = 3
  601. */
  602. return reg >> 2;
  603. }
  604. /* Returns a pointer to the clock source register for a peripheral */
  605. u32 *get_periph_source_reg(enum periph_id periph_id)
  606. {
  607. struct clk_rst_ctlr *clkrst =
  608. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  609. enum periphc_internal_id internal_id;
  610. /* Coresight is a special case */
  611. if (periph_id == PERIPH_ID_CSI)
  612. return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
  613. assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
  614. internal_id = INTERNAL_ID(periph_id_to_internal_id[periph_id]);
  615. assert(internal_id != -1);
  616. if (internal_id < PERIPHC_VW_FIRST)
  617. /* L, H, U */
  618. return &clkrst->crc_clk_src[internal_id];
  619. if (internal_id < PERIPHC_X_FIRST) {
  620. /* VW */
  621. internal_id -= PERIPHC_VW_FIRST;
  622. return &clkrst->crc_clk_src_vw[internal_id];
  623. }
  624. if (internal_id < PERIPHC_Y_FIRST) {
  625. /* X */
  626. internal_id -= PERIPHC_X_FIRST;
  627. return &clkrst->crc_clk_src_x[internal_id];
  628. }
  629. /* Y */
  630. internal_id -= PERIPHC_Y_FIRST;
  631. return &clkrst->crc_clk_src_y[internal_id];
  632. }
  633. /**
  634. * Given a peripheral ID and the required source clock, this returns which
  635. * value should be programmed into the source mux for that peripheral.
  636. *
  637. * There is special code here to handle the one source type with 5 sources.
  638. *
  639. * @param periph_id peripheral to start
  640. * @param source PLL id of required parent clock
  641. * @param mux_bits Set to number of bits in mux register: 2 or 4
  642. * @param divider_bits Set to number of divider bits (8 or 16)
  643. * @return mux value (0-4, or -1 if not found)
  644. */
  645. int get_periph_clock_source(enum periph_id periph_id,
  646. enum clock_id parent, int *mux_bits, int *divider_bits)
  647. {
  648. enum clock_type_id type;
  649. enum periphc_internal_id internal_id;
  650. int mux;
  651. assert(clock_periph_id_isvalid(periph_id));
  652. internal_id = INTERNAL_ID(periph_id_to_internal_id[periph_id]);
  653. assert(periphc_internal_id_isvalid(internal_id));
  654. type = clock_periph_type[internal_id];
  655. assert(clock_type_id_isvalid(type));
  656. *mux_bits = clock_source[type][CLOCK_MAX_MUX];
  657. if (type == CLOCK_TYPE_PC2CC3M_T16)
  658. *divider_bits = 16;
  659. else
  660. *divider_bits = 8;
  661. for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
  662. if (clock_source[type][mux] == parent)
  663. return mux;
  664. /* if we get here, either us or the caller has made a mistake */
  665. printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
  666. parent);
  667. return -1;
  668. }
  669. void clock_set_enable(enum periph_id periph_id, int enable)
  670. {
  671. struct clk_rst_ctlr *clkrst =
  672. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  673. u32 *clk;
  674. u32 reg;
  675. /* Enable/disable the clock to this peripheral */
  676. assert(clock_periph_id_isvalid(periph_id));
  677. if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
  678. clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
  679. else if ((int)periph_id < (int)PERIPH_ID_X_FIRST)
  680. clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
  681. else if ((int)periph_id < (int)PERIPH_ID_Y_FIRST)
  682. clk = &clkrst->crc_clk_out_enb_x;
  683. else
  684. clk = &clkrst->crc_clk_out_enb_y;
  685. reg = readl(clk);
  686. if (enable)
  687. reg |= PERIPH_MASK(periph_id);
  688. else
  689. reg &= ~PERIPH_MASK(periph_id);
  690. writel(reg, clk);
  691. }
  692. void reset_set_enable(enum periph_id periph_id, int enable)
  693. {
  694. struct clk_rst_ctlr *clkrst =
  695. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  696. u32 *reset;
  697. u32 reg;
  698. /* Enable/disable reset to the peripheral */
  699. assert(clock_periph_id_isvalid(periph_id));
  700. if (periph_id < PERIPH_ID_VW_FIRST)
  701. reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
  702. else if ((int)periph_id < (int)PERIPH_ID_X_FIRST)
  703. reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
  704. else if ((int)periph_id < (int)PERIPH_ID_Y_FIRST)
  705. reset = &clkrst->crc_rst_devices_x;
  706. else
  707. reset = &clkrst->crc_rst_devices_y;
  708. reg = readl(reset);
  709. if (enable)
  710. reg |= PERIPH_MASK(periph_id);
  711. else
  712. reg &= ~PERIPH_MASK(periph_id);
  713. writel(reg, reset);
  714. }
  715. #ifdef CONFIG_OF_CONTROL
  716. /*
  717. * Convert a device tree clock ID to our peripheral ID. They are mostly
  718. * the same but we are very cautious so we check that a valid clock ID is
  719. * provided.
  720. *
  721. * @param clk_id Clock ID according to tegra210 device tree binding
  722. * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
  723. */
  724. enum periph_id clk_id_to_periph_id(int clk_id)
  725. {
  726. if (clk_id > PERIPH_ID_COUNT)
  727. return PERIPH_ID_NONE;
  728. switch (clk_id) {
  729. case PERIPH_ID_RESERVED4:
  730. case PERIPH_ID_RESERVED25:
  731. case PERIPH_ID_RESERVED35:
  732. case PERIPH_ID_RESERVED36:
  733. case PERIPH_ID_RESERVED38:
  734. case PERIPH_ID_RESERVED43:
  735. case PERIPH_ID_RESERVED49:
  736. case PERIPH_ID_RESERVED53:
  737. case PERIPH_ID_RESERVED64:
  738. case PERIPH_ID_RESERVED84:
  739. case PERIPH_ID_RESERVED85:
  740. case PERIPH_ID_RESERVED86:
  741. case PERIPH_ID_RESERVED88:
  742. case PERIPH_ID_RESERVED90:
  743. case PERIPH_ID_RESERVED92:
  744. case PERIPH_ID_RESERVED93:
  745. case PERIPH_ID_RESERVED94:
  746. case PERIPH_ID_V_RESERVED2:
  747. case PERIPH_ID_V_RESERVED4:
  748. case PERIPH_ID_V_RESERVED17:
  749. case PERIPH_ID_V_RESERVED18:
  750. case PERIPH_ID_V_RESERVED19:
  751. case PERIPH_ID_V_RESERVED20:
  752. case PERIPH_ID_V_RESERVED21:
  753. case PERIPH_ID_V_RESERVED22:
  754. case PERIPH_ID_W_RESERVED2:
  755. case PERIPH_ID_W_RESERVED3:
  756. case PERIPH_ID_W_RESERVED4:
  757. case PERIPH_ID_W_RESERVED5:
  758. case PERIPH_ID_W_RESERVED6:
  759. case PERIPH_ID_W_RESERVED7:
  760. case PERIPH_ID_W_RESERVED9:
  761. case PERIPH_ID_W_RESERVED10:
  762. case PERIPH_ID_W_RESERVED11:
  763. case PERIPH_ID_W_RESERVED12:
  764. case PERIPH_ID_W_RESERVED13:
  765. case PERIPH_ID_W_RESERVED15:
  766. case PERIPH_ID_W_RESERVED16:
  767. case PERIPH_ID_W_RESERVED17:
  768. case PERIPH_ID_W_RESERVED18:
  769. case PERIPH_ID_W_RESERVED19:
  770. case PERIPH_ID_W_RESERVED20:
  771. case PERIPH_ID_W_RESERVED23:
  772. case PERIPH_ID_W_RESERVED29:
  773. case PERIPH_ID_W_RESERVED30:
  774. case PERIPH_ID_W_RESERVED31:
  775. return PERIPH_ID_NONE;
  776. default:
  777. return clk_id;
  778. }
  779. }
  780. #endif /* CONFIG_OF_CONTROL */
  781. /*
  782. * T210 redefines PLLP_OUT2 as PLLP_VCO/DIVP, so do different OUT1-4 setup here.
  783. * PLLP_BASE/MISC/etc. is already set up for 408MHz in the BootROM.
  784. */
  785. void tegra210_setup_pllp(void)
  786. {
  787. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  788. u32 reg;
  789. /* Set PLLP_OUT1, 3 & 4 freqs to 9.6, 102 & 204MHz */
  790. /* OUT1 */
  791. /* Assert RSTN before enable */
  792. reg = PLLP_OUT1_RSTN_EN;
  793. writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]);
  794. /* Set divisor and reenable */
  795. reg = (IN_408_OUT_9_6_DIVISOR << PLLP_OUT1_RATIO)
  796. | PLLP_OUT1_OVR | PLLP_OUT1_CLKEN | PLLP_OUT1_RSTN_DIS;
  797. writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]);
  798. /* OUT3, 4 */
  799. /* Assert RSTN before enable */
  800. reg = PLLP_OUT4_RSTN_EN | PLLP_OUT3_RSTN_EN;
  801. writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]);
  802. /* Set divisor and reenable */
  803. reg = (IN_408_OUT_204_DIVISOR << PLLP_OUT4_RATIO)
  804. | PLLP_OUT4_OVR | PLLP_OUT4_CLKEN | PLLP_OUT4_RSTN_DIS
  805. | (IN_408_OUT_102_DIVISOR << PLLP_OUT3_RATIO)
  806. | PLLP_OUT3_OVR | PLLP_OUT3_CLKEN | PLLP_OUT3_RSTN_DIS;
  807. writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]);
  808. /*
  809. * NOTE: If you want to change PLLP_OUT2 away from 204MHz,
  810. * you can change PLLP_BASE DIVP here. Currently defaults
  811. * to 1, which is 2^1, or 2, so PLLP_OUT2 is 204MHz.
  812. * See Table 13 in section 5.1.4 in T210 TRM for more info.
  813. */
  814. }
  815. void clock_early_init(void)
  816. {
  817. struct clk_rst_ctlr *clkrst =
  818. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  819. u32 data;
  820. tegra210_setup_pllp();
  821. /*
  822. * PLLC output frequency set to 600Mhz
  823. * PLLD output frequency set to 925Mhz
  824. */
  825. switch (clock_get_osc_freq()) {
  826. case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
  827. clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
  828. clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12);
  829. break;
  830. case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
  831. clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
  832. clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12);
  833. break;
  834. case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
  835. clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
  836. clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12);
  837. break;
  838. case CLOCK_OSC_FREQ_19_2:
  839. clock_set_rate(CLOCK_ID_CGENERAL, 125, 4, 0, 0);
  840. clock_set_rate(CLOCK_ID_DISPLAY, 96, 2, 0, 12);
  841. break;
  842. default:
  843. /*
  844. * These are not supported. It is too early to print a
  845. * message and the UART likely won't work anyway due to the
  846. * oscillator being wrong.
  847. */
  848. break;
  849. }
  850. /* PLLC_MISC1: Turn IDDQ off. NOTE: T210 PLLC_MISC_1 maps to pll_misc */
  851. clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc,
  852. (1 << PLLC_IDDQ));
  853. udelay(2);
  854. /*
  855. * PLLC_MISC: Take PLLC out of reset. NOTE: T210 PLLC_MISC maps
  856. * to pll_out[1]
  857. */
  858. clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1],
  859. (1 << PLLC_RESET));
  860. udelay(2);
  861. /* PLLD_MISC: Set CLKENABLE and LOCK_DETECT bits */
  862. data = (1 << PLLD_ENABLE_CLK) | (1 << PLLD_EN_LCKDET);
  863. writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc);
  864. udelay(2);
  865. }
  866. void arch_timer_init(void)
  867. {
  868. struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE;
  869. u32 freq, val;
  870. freq = clock_get_rate(CLOCK_ID_OSC);
  871. debug("%s: osc freq is %dHz [0x%08X]\n", __func__, freq, freq);
  872. /* ARM CNTFRQ */
  873. #ifndef CONFIG_ARM64
  874. asm("mcr p15, 0, %0, c14, c0, 0\n" : : "r" (freq));
  875. #endif
  876. /* Only Tegra114+ has the System Counter regs */
  877. debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq);
  878. writel(freq, &sysctr->cntfid0);
  879. val = readl(&sysctr->cntcr);
  880. val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG;
  881. writel(val, &sysctr->cntcr);
  882. debug("%s: TSC CNTCR = 0x%08X\n", __func__, val);
  883. }
  884. #define PLLE_SS_CNTL 0x68
  885. #define PLLE_SS_CNTL_SSCINCINTR(x) (((x) & 0x3f) << 24)
  886. #define PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16)
  887. #define PLLE_SS_CNTL_SSCINVERT (1 << 15)
  888. #define PLLE_SS_CNTL_SSCCENTER (1 << 14)
  889. #define PLLE_SS_CNTL_SSCBYP (1 << 12)
  890. #define PLLE_SS_CNTL_INTERP_RESET (1 << 11)
  891. #define PLLE_SS_CNTL_BYPASS_SS (1 << 10)
  892. #define PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0)
  893. #define PLLE_BASE 0x0e8
  894. #define PLLE_BASE_ENABLE (1 << 30)
  895. #define PLLE_BASE_LOCK_OVERRIDE (1 << 29)
  896. #define PLLE_BASE_PLDIV_CML(x) (((x) & 0xf) << 24)
  897. #define PLLE_BASE_NDIV(x) (((x) & 0xff) << 8)
  898. #define PLLE_BASE_MDIV(x) (((x) & 0xff) << 0)
  899. #define PLLE_MISC 0x0ec
  900. #define PLLE_MISC_IDDQ_SWCTL (1 << 14)
  901. #define PLLE_MISC_IDDQ_OVERRIDE (1 << 13)
  902. #define PLLE_MISC_LOCK_ENABLE (1 << 9)
  903. #define PLLE_MISC_PTS (1 << 8)
  904. #define PLLE_MISC_VREG_BG_CTRL(x) (((x) & 0x3) << 4)
  905. #define PLLE_MISC_VREG_CTRL(x) (((x) & 0x3) << 2)
  906. #define PLLE_AUX 0x48c
  907. #define PLLE_AUX_SEQ_ENABLE (1 << 24)
  908. #define PLLE_AUX_ENABLE_SWCTL (1 << 4)
  909. int tegra_plle_enable(void)
  910. {
  911. unsigned int m = 1, n = 200, cpcon = 13;
  912. u32 value;
  913. value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
  914. value &= ~PLLE_BASE_LOCK_OVERRIDE;
  915. writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
  916. value = readl(NV_PA_CLK_RST_BASE + PLLE_AUX);
  917. value |= PLLE_AUX_ENABLE_SWCTL;
  918. value &= ~PLLE_AUX_SEQ_ENABLE;
  919. writel(value, NV_PA_CLK_RST_BASE + PLLE_AUX);
  920. udelay(1);
  921. value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
  922. value |= PLLE_MISC_IDDQ_SWCTL;
  923. value &= ~PLLE_MISC_IDDQ_OVERRIDE;
  924. value |= PLLE_MISC_LOCK_ENABLE;
  925. value |= PLLE_MISC_PTS;
  926. value |= PLLE_MISC_VREG_BG_CTRL(3);
  927. value |= PLLE_MISC_VREG_CTRL(2);
  928. writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
  929. udelay(5);
  930. value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  931. value |= PLLE_SS_CNTL_SSCBYP | PLLE_SS_CNTL_INTERP_RESET |
  932. PLLE_SS_CNTL_BYPASS_SS;
  933. writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  934. value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
  935. value &= ~PLLE_BASE_PLDIV_CML(0xf);
  936. value &= ~PLLE_BASE_NDIV(0xff);
  937. value &= ~PLLE_BASE_MDIV(0xff);
  938. value |= PLLE_BASE_PLDIV_CML(cpcon);
  939. value |= PLLE_BASE_NDIV(n);
  940. value |= PLLE_BASE_MDIV(m);
  941. writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
  942. udelay(1);
  943. value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
  944. value |= PLLE_BASE_ENABLE;
  945. writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
  946. /* wait for lock */
  947. udelay(300);
  948. value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  949. value &= ~PLLE_SS_CNTL_SSCINVERT;
  950. value &= ~PLLE_SS_CNTL_SSCCENTER;
  951. value &= ~PLLE_SS_CNTL_SSCINCINTR(0x3f);
  952. value &= ~PLLE_SS_CNTL_SSCINC(0xff);
  953. value &= ~PLLE_SS_CNTL_SSCMAX(0x1ff);
  954. value |= PLLE_SS_CNTL_SSCINCINTR(0x20);
  955. value |= PLLE_SS_CNTL_SSCINC(0x01);
  956. value |= PLLE_SS_CNTL_SSCMAX(0x25);
  957. writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  958. value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  959. value &= ~PLLE_SS_CNTL_SSCBYP;
  960. value &= ~PLLE_SS_CNTL_BYPASS_SS;
  961. writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  962. udelay(1);
  963. value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  964. value &= ~PLLE_SS_CNTL_INTERP_RESET;
  965. writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  966. udelay(1);
  967. return 0;
  968. }