omap_hsmmc.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <mmc.h>
  27. #include <part.h>
  28. #include <i2c.h>
  29. #include <twl4030.h>
  30. #include <twl6030.h>
  31. #include <twl6035.h>
  32. #include <asm/io.h>
  33. #include <asm/arch/mmc_host_def.h>
  34. #include <asm/arch/sys_proto.h>
  35. /* common definitions for all OMAPs */
  36. #define SYSCTL_SRC (1 << 25)
  37. #define SYSCTL_SRD (1 << 26)
  38. struct omap_hsmmc_data {
  39. struct hsmmc *base_addr;
  40. };
  41. /* If we fail after 1 second wait, something is really bad */
  42. #define MAX_RETRY_MS 1000
  43. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  44. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  45. unsigned int siz);
  46. static struct mmc hsmmc_dev[3];
  47. static struct omap_hsmmc_data hsmmc_dev_data[3];
  48. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  49. static void omap4_vmmc_pbias_config(struct mmc *mmc)
  50. {
  51. u32 value = 0;
  52. struct omap_sys_ctrl_regs *const ctrl =
  53. (struct omap_sys_ctrl_regs *) SYSCTRL_GENERAL_CORE_BASE;
  54. value = readl(&ctrl->control_pbiaslite);
  55. value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
  56. writel(value, &ctrl->control_pbiaslite);
  57. /* set VMMC to 3V */
  58. twl6030_power_mmc_init();
  59. value = readl(&ctrl->control_pbiaslite);
  60. value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
  61. writel(value, &ctrl->control_pbiaslite);
  62. }
  63. #endif
  64. #if defined(CONFIG_OMAP54XX) && defined(CONFIG_TWL6035_POWER)
  65. static void omap5_pbias_config(struct mmc *mmc)
  66. {
  67. u32 value = 0;
  68. struct omap_sys_ctrl_regs *const ctrl =
  69. (struct omap_sys_ctrl_regs *) SYSCTRL_GENERAL_CORE_BASE;
  70. value = readl(&ctrl->control_pbias);
  71. value &= ~(SDCARD_PWRDNZ | SDCARD_BIAS_PWRDNZ);
  72. value |= SDCARD_BIAS_HIZ_MODE;
  73. writel(value, &ctrl->control_pbias);
  74. twl6035_mmc1_poweron_ldo();
  75. value = readl(&ctrl->control_pbias);
  76. value &= ~SDCARD_BIAS_HIZ_MODE;
  77. value |= SDCARD_PBIASLITE_VMODE | SDCARD_PWRDNZ | SDCARD_BIAS_PWRDNZ;
  78. writel(value, &ctrl->control_pbias);
  79. value = readl(&ctrl->control_pbias);
  80. if (value & (1 << 23)) {
  81. value &= ~(SDCARD_PWRDNZ | SDCARD_BIAS_PWRDNZ);
  82. value |= SDCARD_BIAS_HIZ_MODE;
  83. writel(value, &ctrl->control_pbias);
  84. }
  85. }
  86. #endif
  87. unsigned char mmc_board_init(struct mmc *mmc)
  88. {
  89. #if defined(CONFIG_OMAP34XX)
  90. t2_t *t2_base = (t2_t *)T2_BASE;
  91. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  92. u32 pbias_lite;
  93. pbias_lite = readl(&t2_base->pbias_lite);
  94. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  95. writel(pbias_lite, &t2_base->pbias_lite);
  96. #endif
  97. #if defined(CONFIG_TWL4030_POWER)
  98. twl4030_power_mmc_init();
  99. mdelay(100); /* ramp-up delay from Linux code */
  100. #endif
  101. #if defined(CONFIG_OMAP34XX)
  102. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  103. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  104. &t2_base->pbias_lite);
  105. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  106. &t2_base->devconf0);
  107. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  108. &t2_base->devconf1);
  109. /* Change from default of 52MHz to 26MHz if necessary */
  110. if (!(mmc->host_caps & MMC_MODE_HS_52MHz))
  111. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  112. &t2_base->ctl_prog_io1);
  113. writel(readl(&prcm_base->fclken1_core) |
  114. EN_MMC1 | EN_MMC2 | EN_MMC3,
  115. &prcm_base->fclken1_core);
  116. writel(readl(&prcm_base->iclken1_core) |
  117. EN_MMC1 | EN_MMC2 | EN_MMC3,
  118. &prcm_base->iclken1_core);
  119. #endif
  120. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  121. /* PBIAS config needed for MMC1 only */
  122. if (mmc->block_dev.dev == 0)
  123. omap4_vmmc_pbias_config(mmc);
  124. #endif
  125. #if defined(CONFIG_OMAP54XX) && defined(CONFIG_TWL6035_POWER)
  126. if (mmc->block_dev.dev == 0)
  127. omap5_pbias_config(mmc);
  128. #endif
  129. return 0;
  130. }
  131. void mmc_init_stream(struct hsmmc *mmc_base)
  132. {
  133. ulong start;
  134. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  135. writel(MMC_CMD0, &mmc_base->cmd);
  136. start = get_timer(0);
  137. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  138. if (get_timer(0) - start > MAX_RETRY_MS) {
  139. printf("%s: timedout waiting for cc!\n", __func__);
  140. return;
  141. }
  142. }
  143. writel(CC_MASK, &mmc_base->stat)
  144. ;
  145. writel(MMC_CMD0, &mmc_base->cmd)
  146. ;
  147. start = get_timer(0);
  148. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  149. if (get_timer(0) - start > MAX_RETRY_MS) {
  150. printf("%s: timedout waiting for cc2!\n", __func__);
  151. return;
  152. }
  153. }
  154. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  155. }
  156. static int mmc_init_setup(struct mmc *mmc)
  157. {
  158. struct hsmmc *mmc_base;
  159. unsigned int reg_val;
  160. unsigned int dsor;
  161. ulong start;
  162. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  163. mmc_board_init(mmc);
  164. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  165. &mmc_base->sysconfig);
  166. start = get_timer(0);
  167. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  168. if (get_timer(0) - start > MAX_RETRY_MS) {
  169. printf("%s: timedout waiting for cc2!\n", __func__);
  170. return TIMEOUT;
  171. }
  172. }
  173. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  174. start = get_timer(0);
  175. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  176. if (get_timer(0) - start > MAX_RETRY_MS) {
  177. printf("%s: timedout waiting for softresetall!\n",
  178. __func__);
  179. return TIMEOUT;
  180. }
  181. }
  182. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  183. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  184. &mmc_base->capa);
  185. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  186. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  187. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  188. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  189. dsor = 240;
  190. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  191. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  192. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  193. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  194. start = get_timer(0);
  195. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  196. if (get_timer(0) - start > MAX_RETRY_MS) {
  197. printf("%s: timedout waiting for ics!\n", __func__);
  198. return TIMEOUT;
  199. }
  200. }
  201. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  202. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  203. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  204. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  205. &mmc_base->ie);
  206. mmc_init_stream(mmc_base);
  207. return 0;
  208. }
  209. /*
  210. * MMC controller internal finite state machine reset
  211. *
  212. * Used to reset command or data internal state machines, using respectively
  213. * SRC or SRD bit of SYSCTL register
  214. */
  215. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  216. {
  217. ulong start;
  218. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  219. start = get_timer(0);
  220. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  221. if (get_timer(0) - start > MAX_RETRY_MS) {
  222. printf("%s: timedout waiting for sysctl %x to clear\n",
  223. __func__, bit);
  224. return;
  225. }
  226. }
  227. }
  228. static int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  229. struct mmc_data *data)
  230. {
  231. struct hsmmc *mmc_base;
  232. unsigned int flags, mmc_stat;
  233. ulong start;
  234. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  235. start = get_timer(0);
  236. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  237. if (get_timer(0) - start > MAX_RETRY_MS) {
  238. printf("%s: timedout waiting on cmd inhibit to clear\n",
  239. __func__);
  240. return TIMEOUT;
  241. }
  242. }
  243. writel(0xFFFFFFFF, &mmc_base->stat);
  244. start = get_timer(0);
  245. while (readl(&mmc_base->stat)) {
  246. if (get_timer(0) - start > MAX_RETRY_MS) {
  247. printf("%s: timedout waiting for STAT (%x) to clear\n",
  248. __func__, readl(&mmc_base->stat));
  249. return TIMEOUT;
  250. }
  251. }
  252. /*
  253. * CMDREG
  254. * CMDIDX[13:8] : Command index
  255. * DATAPRNT[5] : Data Present Select
  256. * ENCMDIDX[4] : Command Index Check Enable
  257. * ENCMDCRC[3] : Command CRC Check Enable
  258. * RSPTYP[1:0]
  259. * 00 = No Response
  260. * 01 = Length 136
  261. * 10 = Length 48
  262. * 11 = Length 48 Check busy after response
  263. */
  264. /* Delay added before checking the status of frq change
  265. * retry not supported by mmc.c(core file)
  266. */
  267. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  268. udelay(50000); /* wait 50 ms */
  269. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  270. flags = 0;
  271. else if (cmd->resp_type & MMC_RSP_136)
  272. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  273. else if (cmd->resp_type & MMC_RSP_BUSY)
  274. flags = RSP_TYPE_LGHT48B;
  275. else
  276. flags = RSP_TYPE_LGHT48;
  277. /* enable default flags */
  278. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  279. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  280. if (cmd->resp_type & MMC_RSP_CRC)
  281. flags |= CCCE_CHECK;
  282. if (cmd->resp_type & MMC_RSP_OPCODE)
  283. flags |= CICE_CHECK;
  284. if (data) {
  285. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  286. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  287. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  288. data->blocksize = 512;
  289. writel(data->blocksize | (data->blocks << 16),
  290. &mmc_base->blk);
  291. } else
  292. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  293. if (data->flags & MMC_DATA_READ)
  294. flags |= (DP_DATA | DDIR_READ);
  295. else
  296. flags |= (DP_DATA | DDIR_WRITE);
  297. }
  298. writel(cmd->cmdarg, &mmc_base->arg);
  299. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  300. start = get_timer(0);
  301. do {
  302. mmc_stat = readl(&mmc_base->stat);
  303. if (get_timer(0) - start > MAX_RETRY_MS) {
  304. printf("%s : timeout: No status update\n", __func__);
  305. return TIMEOUT;
  306. }
  307. } while (!mmc_stat);
  308. if ((mmc_stat & IE_CTO) != 0) {
  309. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  310. return TIMEOUT;
  311. } else if ((mmc_stat & ERRI_MASK) != 0)
  312. return -1;
  313. if (mmc_stat & CC_MASK) {
  314. writel(CC_MASK, &mmc_base->stat);
  315. if (cmd->resp_type & MMC_RSP_PRESENT) {
  316. if (cmd->resp_type & MMC_RSP_136) {
  317. /* response type 2 */
  318. cmd->response[3] = readl(&mmc_base->rsp10);
  319. cmd->response[2] = readl(&mmc_base->rsp32);
  320. cmd->response[1] = readl(&mmc_base->rsp54);
  321. cmd->response[0] = readl(&mmc_base->rsp76);
  322. } else
  323. /* response types 1, 1b, 3, 4, 5, 6 */
  324. cmd->response[0] = readl(&mmc_base->rsp10);
  325. }
  326. }
  327. if (data && (data->flags & MMC_DATA_READ)) {
  328. mmc_read_data(mmc_base, data->dest,
  329. data->blocksize * data->blocks);
  330. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  331. mmc_write_data(mmc_base, data->src,
  332. data->blocksize * data->blocks);
  333. }
  334. return 0;
  335. }
  336. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  337. {
  338. unsigned int *output_buf = (unsigned int *)buf;
  339. unsigned int mmc_stat;
  340. unsigned int count;
  341. /*
  342. * Start Polled Read
  343. */
  344. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  345. count /= 4;
  346. while (size) {
  347. ulong start = get_timer(0);
  348. do {
  349. mmc_stat = readl(&mmc_base->stat);
  350. if (get_timer(0) - start > MAX_RETRY_MS) {
  351. printf("%s: timedout waiting for status!\n",
  352. __func__);
  353. return TIMEOUT;
  354. }
  355. } while (mmc_stat == 0);
  356. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  357. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  358. if ((mmc_stat & ERRI_MASK) != 0)
  359. return 1;
  360. if (mmc_stat & BRR_MASK) {
  361. unsigned int k;
  362. writel(readl(&mmc_base->stat) | BRR_MASK,
  363. &mmc_base->stat);
  364. for (k = 0; k < count; k++) {
  365. *output_buf = readl(&mmc_base->data);
  366. output_buf++;
  367. }
  368. size -= (count*4);
  369. }
  370. if (mmc_stat & BWR_MASK)
  371. writel(readl(&mmc_base->stat) | BWR_MASK,
  372. &mmc_base->stat);
  373. if (mmc_stat & TC_MASK) {
  374. writel(readl(&mmc_base->stat) | TC_MASK,
  375. &mmc_base->stat);
  376. break;
  377. }
  378. }
  379. return 0;
  380. }
  381. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  382. unsigned int size)
  383. {
  384. unsigned int *input_buf = (unsigned int *)buf;
  385. unsigned int mmc_stat;
  386. unsigned int count;
  387. /*
  388. * Start Polled Read
  389. */
  390. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  391. count /= 4;
  392. while (size) {
  393. ulong start = get_timer(0);
  394. do {
  395. mmc_stat = readl(&mmc_base->stat);
  396. if (get_timer(0) - start > MAX_RETRY_MS) {
  397. printf("%s: timedout waiting for status!\n",
  398. __func__);
  399. return TIMEOUT;
  400. }
  401. } while (mmc_stat == 0);
  402. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  403. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  404. if ((mmc_stat & ERRI_MASK) != 0)
  405. return 1;
  406. if (mmc_stat & BWR_MASK) {
  407. unsigned int k;
  408. writel(readl(&mmc_base->stat) | BWR_MASK,
  409. &mmc_base->stat);
  410. for (k = 0; k < count; k++) {
  411. writel(*input_buf, &mmc_base->data);
  412. input_buf++;
  413. }
  414. size -= (count*4);
  415. }
  416. if (mmc_stat & BRR_MASK)
  417. writel(readl(&mmc_base->stat) | BRR_MASK,
  418. &mmc_base->stat);
  419. if (mmc_stat & TC_MASK) {
  420. writel(readl(&mmc_base->stat) | TC_MASK,
  421. &mmc_base->stat);
  422. break;
  423. }
  424. }
  425. return 0;
  426. }
  427. static void mmc_set_ios(struct mmc *mmc)
  428. {
  429. struct hsmmc *mmc_base;
  430. unsigned int dsor = 0;
  431. ulong start;
  432. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  433. /* configue bus width */
  434. switch (mmc->bus_width) {
  435. case 8:
  436. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  437. &mmc_base->con);
  438. break;
  439. case 4:
  440. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  441. &mmc_base->con);
  442. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  443. &mmc_base->hctl);
  444. break;
  445. case 1:
  446. default:
  447. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  448. &mmc_base->con);
  449. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  450. &mmc_base->hctl);
  451. break;
  452. }
  453. /* configure clock with 96Mhz system clock.
  454. */
  455. if (mmc->clock != 0) {
  456. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  457. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  458. dsor++;
  459. }
  460. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  461. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  462. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  463. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  464. start = get_timer(0);
  465. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  466. if (get_timer(0) - start > MAX_RETRY_MS) {
  467. printf("%s: timedout waiting for ics!\n", __func__);
  468. return;
  469. }
  470. }
  471. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  472. }
  473. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max)
  474. {
  475. struct mmc *mmc = &hsmmc_dev[dev_index];
  476. struct omap_hsmmc_data *priv_data = &hsmmc_dev_data[dev_index];
  477. sprintf(mmc->name, "OMAP SD/MMC");
  478. mmc->send_cmd = mmc_send_cmd;
  479. mmc->set_ios = mmc_set_ios;
  480. mmc->init = mmc_init_setup;
  481. mmc->getcd = NULL;
  482. mmc->priv = priv_data;
  483. switch (dev_index) {
  484. case 0:
  485. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  486. break;
  487. #ifdef OMAP_HSMMC2_BASE
  488. case 1:
  489. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  490. break;
  491. #endif
  492. #ifdef OMAP_HSMMC3_BASE
  493. case 2:
  494. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  495. break;
  496. #endif
  497. default:
  498. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  499. return 1;
  500. }
  501. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  502. mmc->host_caps = (MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS |
  503. MMC_MODE_HC) & ~host_caps_mask;
  504. mmc->f_min = 400000;
  505. if (f_max != 0)
  506. mmc->f_max = f_max;
  507. else {
  508. if (mmc->host_caps & MMC_MODE_HS) {
  509. if (mmc->host_caps & MMC_MODE_HS_52MHz)
  510. mmc->f_max = 52000000;
  511. else
  512. mmc->f_max = 26000000;
  513. } else
  514. mmc->f_max = 20000000;
  515. }
  516. mmc->b_max = 0;
  517. #if defined(CONFIG_OMAP34XX)
  518. /*
  519. * Silicon revs 2.1 and older do not support multiblock transfers.
  520. */
  521. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  522. mmc->b_max = 1;
  523. #endif
  524. mmc_register(mmc);
  525. return 0;
  526. }