exynos5-common.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * Copyright (C) 2013 Samsung Electronics
  3. *
  4. * Configuration settings for the SAMSUNG EXYNOS5 board.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __CONFIG_EXYNOS5_COMMON_H
  9. #define __CONFIG_EXYNOS5_COMMON_H
  10. #define CONFIG_EXYNOS5 /* Exynos5 Family */
  11. #include "exynos-common.h"
  12. #define CONFIG_EXYNOS_SPL
  13. #ifdef FTRACE
  14. #define CONFIG_TRACE
  15. #define CONFIG_CMD_TRACE
  16. #define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
  17. #define CONFIG_TRACE_EARLY_SIZE (8 << 20)
  18. #define CONFIG_TRACE_EARLY
  19. #define CONFIG_TRACE_EARLY_ADDR 0x50000000
  20. #endif
  21. /* Enable ACE acceleration for SHA1 and SHA256 */
  22. #define CONFIG_EXYNOS_ACE_SHA
  23. /* Power Down Modes */
  24. #define S5P_CHECK_SLEEP 0x00000BAD
  25. #define S5P_CHECK_DIDLE 0xBAD00000
  26. #define S5P_CHECK_LPA 0xABAD0000
  27. /* Offset for inform registers */
  28. #define INFORM0_OFFSET 0x800
  29. #define INFORM1_OFFSET 0x804
  30. #define INFORM2_OFFSET 0x808
  31. #define INFORM3_OFFSET 0x80c
  32. /* select serial console configuration */
  33. #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
  34. /* Thermal Management Unit */
  35. #define CONFIG_EXYNOS_TMU
  36. /* MMC SPL */
  37. #define COPY_BL2_FNPTR_ADDR 0x02020030
  38. #define CONFIG_SUPPORT_EMMC_BOOT
  39. /* specific .lds file */
  40. #define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
  41. /* Boot Argument Buffer Size */
  42. /* memtest works on */
  43. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  44. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
  45. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
  46. #define CONFIG_RD_LVL
  47. #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
  48. #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
  49. #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
  50. #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
  51. #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
  52. #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
  53. #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
  54. #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
  55. #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
  56. #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
  57. #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
  58. #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
  59. #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
  60. #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
  61. #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
  62. #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
  63. #define CONFIG_SYS_MONITOR_BASE 0x00000000
  64. #define CONFIG_SYS_MMC_ENV_DEV 0
  65. #define CONFIG_SECURE_BL1_ONLY
  66. /* Secure FW size configuration */
  67. #ifdef CONFIG_SECURE_BL1_ONLY
  68. #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
  69. #else
  70. #define CONFIG_SEC_FW_SIZE 0
  71. #endif
  72. /* Configuration of BL1, BL2, ENV Blocks on mmc */
  73. #define CONFIG_RES_BLOCK_SIZE (512)
  74. #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
  75. #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
  76. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
  77. #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
  78. #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
  79. /* U-Boot copy size from boot Media to DRAM.*/
  80. #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
  81. #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
  82. #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
  83. #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
  84. /* I2C */
  85. #define CONFIG_SYS_I2C_S3C24X0
  86. #define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */
  87. #define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0
  88. /* SPI */
  89. #ifdef CONFIG_SPI_FLASH
  90. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  91. #define CONFIG_SF_DEFAULT_SPEED 50000000
  92. #endif
  93. #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
  94. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  95. #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
  96. #define CONFIG_ENV_SPI_BUS 1
  97. #define CONFIG_ENV_SPI_MAX_HZ 50000000
  98. #endif
  99. /* Ethernet Controllor Driver */
  100. #ifdef CONFIG_CMD_NET
  101. #define CONFIG_SMC911X
  102. #define CONFIG_SMC911X_BASE 0x5000000
  103. #define CONFIG_SMC911X_16_BIT
  104. #define CONFIG_ENV_SROM_BANK 1
  105. #endif /*CONFIG_CMD_NET*/
  106. /* Enable Time Command */
  107. /* USB */
  108. #define CONFIG_USB_HOST_ETHER
  109. #define CONFIG_USB_ETHER_ASIX
  110. #define CONFIG_USB_ETHER_SMSC95XX
  111. #define CONFIG_USB_ETHER_RTL8152
  112. /* USB boot mode */
  113. #define CONFIG_USB_BOOTING
  114. #define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
  115. #define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
  116. #define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
  117. #define BOOT_TARGET_DEVICES(func) \
  118. func(MMC, mmc, 1) \
  119. func(MMC, mmc, 0) \
  120. func(PXE, pxe, na) \
  121. func(DHCP, dhcp, na)
  122. #include <config_distro_bootcmd.h>
  123. #ifndef MEM_LAYOUT_ENV_SETTINGS
  124. /* 2GB RAM, bootm size of 256M, load scripts after that */
  125. #define MEM_LAYOUT_ENV_SETTINGS \
  126. "bootm_size=0x10000000\0" \
  127. "kernel_addr_r=0x42000000\0" \
  128. "fdt_addr_r=0x43000000\0" \
  129. "ramdisk_addr_r=0x43300000\0" \
  130. "scriptaddr=0x50000000\0" \
  131. "pxefile_addr_r=0x51000000\0"
  132. #endif
  133. #ifndef EXYNOS_DEVICE_SETTINGS
  134. #define EXYNOS_DEVICE_SETTINGS \
  135. "stdin=serial\0" \
  136. "stdout=serial\0" \
  137. "stderr=serial\0"
  138. #endif
  139. #ifndef EXYNOS_FDTFILE_SETTING
  140. #define EXYNOS_FDTFILE_SETTING
  141. #endif
  142. #define CONFIG_EXTRA_ENV_SETTINGS \
  143. EXYNOS_DEVICE_SETTINGS \
  144. EXYNOS_FDTFILE_SETTING \
  145. MEM_LAYOUT_ENV_SETTINGS \
  146. BOOTENV
  147. #endif /* __CONFIG_EXYNOS5_COMMON_H */