zynqmp.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * dts file for Xilinx ZynqMP
  3. *
  4. * (C) Copyright 2014 - 2015, Xilinx, Inc.
  5. *
  6. * Michal Simek <michal.simek@xilinx.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. / {
  11. compatible = "xlnx,zynqmp";
  12. #address-cells = <2>;
  13. #size-cells = <1>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu@0 {
  18. compatible = "arm,cortex-a53", "arm,armv8";
  19. device_type = "cpu";
  20. enable-method = "psci";
  21. reg = <0x0>;
  22. };
  23. cpu@1 {
  24. compatible = "arm,cortex-a53", "arm,armv8";
  25. device_type = "cpu";
  26. enable-method = "psci";
  27. reg = <0x1>;
  28. };
  29. cpu@2 {
  30. compatible = "arm,cortex-a53", "arm,armv8";
  31. device_type = "cpu";
  32. enable-method = "psci";
  33. reg = <0x2>;
  34. };
  35. cpu@3 {
  36. compatible = "arm,cortex-a53", "arm,armv8";
  37. device_type = "cpu";
  38. enable-method = "psci";
  39. reg = <0x3>;
  40. };
  41. };
  42. pmu {
  43. compatible = "arm,armv8-pmuv3";
  44. interrupts = <0 143 4>,
  45. <0 144 4>,
  46. <0 145 4>,
  47. <0 146 4>;
  48. };
  49. psci {
  50. compatible = "arm,psci-0.2";
  51. method = "smc";
  52. };
  53. firmware {
  54. compatible = "xlnx,zynqmp-pm";
  55. method = "smc";
  56. };
  57. timer {
  58. compatible = "arm,armv8-timer";
  59. interrupt-parent = <&gic>;
  60. interrupts = <1 13 0xf01>,
  61. <1 14 0xf01>,
  62. <1 11 0xf01>,
  63. <1 10 0xf01>;
  64. };
  65. amba_apu: amba_apu {
  66. compatible = "simple-bus";
  67. #address-cells = <2>;
  68. #size-cells = <1>;
  69. ranges;
  70. gic: interrupt-controller@f9010000 {
  71. compatible = "arm,gic-400", "arm,cortex-a15-gic";
  72. #interrupt-cells = <3>;
  73. reg = <0x0 0xf9010000 0x10000>,
  74. <0x0 0xf902f000 0x2000>,
  75. <0x0 0xf9040000 0x20000>,
  76. <0x0 0xf906f000 0x2000>;
  77. interrupt-controller;
  78. interrupt-parent = <&gic>;
  79. interrupts = <1 9 0xf04>;
  80. };
  81. };
  82. amba: amba {
  83. compatible = "simple-bus";
  84. #address-cells = <2>;
  85. #size-cells = <1>;
  86. ranges;
  87. can0: can@ff060000 {
  88. compatible = "xlnx,zynq-can-1.0";
  89. status = "disabled";
  90. clock-names = "can_clk", "pclk";
  91. reg = <0x0 0xff060000 0x1000>;
  92. interrupts = <0 23 4>;
  93. interrupt-parent = <&gic>;
  94. tx-fifo-depth = <0x40>;
  95. rx-fifo-depth = <0x40>;
  96. };
  97. can1: can@ff070000 {
  98. compatible = "xlnx,zynq-can-1.0";
  99. status = "disabled";
  100. clock-names = "can_clk", "pclk";
  101. reg = <0x0 0xff070000 0x1000>;
  102. interrupts = <0 24 4>;
  103. interrupt-parent = <&gic>;
  104. tx-fifo-depth = <0x40>;
  105. rx-fifo-depth = <0x40>;
  106. };
  107. /* GDMA */
  108. fpd_dma_chan1: dma@fd500000 {
  109. status = "disabled";
  110. compatible = "xlnx,zynqmp-dma-1.0";
  111. reg = <0x0 0xfd500000 0x1000>;
  112. interrupt-parent = <&gic>;
  113. interrupts = <0 124 4>;
  114. xlnx,id = <0>;
  115. xlnx,bus-width = <128>;
  116. };
  117. fpd_dma_chan2: dma@fd510000 {
  118. status = "disabled";
  119. compatible = "xlnx,zynqmp-dma-1.0";
  120. reg = <0x0 0xfd510000 0x1000>;
  121. interrupt-parent = <&gic>;
  122. interrupts = <0 125 4>;
  123. xlnx,id = <1>;
  124. xlnx,bus-width = <128>;
  125. };
  126. fpd_dma_chan3: dma@fd520000 {
  127. status = "disabled";
  128. compatible = "xlnx,zynqmp-dma-1.0";
  129. reg = <0x0 0xfd520000 0x1000>;
  130. interrupt-parent = <&gic>;
  131. interrupts = <0 126 4>;
  132. xlnx,id = <2>;
  133. xlnx,bus-width = <128>;
  134. };
  135. fpd_dma_chan4: dma@fd530000 {
  136. status = "disabled";
  137. compatible = "xlnx,zynqmp-dma-1.0";
  138. reg = <0x0 0xfd530000 0x1000>;
  139. interrupt-parent = <&gic>;
  140. interrupts = <0 127 4>;
  141. xlnx,id = <3>;
  142. xlnx,bus-width = <128>;
  143. };
  144. fpd_dma_chan5: dma@fd540000 {
  145. status = "disabled";
  146. compatible = "xlnx,zynqmp-dma-1.0";
  147. reg = <0x0 0xfd540000 0x1000>;
  148. interrupt-parent = <&gic>;
  149. interrupts = <0 128 4>;
  150. xlnx,id = <4>;
  151. xlnx,bus-width = <128>;
  152. };
  153. fpd_dma_chan6: dma@fd550000 {
  154. status = "disabled";
  155. compatible = "xlnx,zynqmp-dma-1.0";
  156. reg = <0x0 0xfd550000 0x1000>;
  157. interrupt-parent = <&gic>;
  158. interrupts = <0 129 4>;
  159. xlnx,id = <5>;
  160. xlnx,bus-width = <128>;
  161. };
  162. fpd_dma_chan7: dma@fd560000 {
  163. status = "disabled";
  164. compatible = "xlnx,zynqmp-dma-1.0";
  165. reg = <0x0 0xfd560000 0x1000>;
  166. interrupt-parent = <&gic>;
  167. interrupts = <0 130 4>;
  168. xlnx,id = <6>;
  169. xlnx,bus-width = <128>;
  170. };
  171. fpd_dma_chan8: dma@fd570000 {
  172. status = "disabled";
  173. compatible = "xlnx,zynqmp-dma-1.0";
  174. reg = <0x0 0xfd570000 0x1000>;
  175. interrupt-parent = <&gic>;
  176. interrupts = <0 131 4>;
  177. xlnx,id = <7>;
  178. xlnx,bus-width = <128>;
  179. };
  180. gpu: gpu@fd4b0000 {
  181. status = "disabled";
  182. compatible = "arm,mali-400", "arm,mali-utgard";
  183. reg = <0x0 0xfd4b0000 0x30000>;
  184. interrupt-parent = <&gic>;
  185. interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
  186. interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
  187. };
  188. /* ADMA */
  189. lpd_dma_chan1: dma@ffa80000 {
  190. status = "disabled";
  191. compatible = "xlnx,zynqmp-dma-1.0";
  192. reg = <0x0 0xffa80000 0x1000>;
  193. interrupt-parent = <&gic>;
  194. interrupts = <0 77 4>;
  195. xlnx,id = <0>;
  196. xlnx,bus-width = <64>;
  197. };
  198. lpd_dma_chan2: dma@ffa90000 {
  199. status = "disabled";
  200. compatible = "xlnx,zynqmp-dma-1.0";
  201. reg = <0x0 0xffa90000 0x1000>;
  202. interrupt-parent = <&gic>;
  203. interrupts = <0 78 4>;
  204. xlnx,id = <1>;
  205. xlnx,bus-width = <64>;
  206. };
  207. lpd_dma_chan3: dma@ffaa0000 {
  208. status = "disabled";
  209. compatible = "xlnx,zynqmp-dma-1.0";
  210. reg = <0x0 0xffaa0000 0x1000>;
  211. interrupt-parent = <&gic>;
  212. interrupts = <0 79 4>;
  213. xlnx,id = <2>;
  214. xlnx,bus-width = <64>;
  215. };
  216. lpd_dma_chan4: dma@ffab0000 {
  217. status = "disabled";
  218. compatible = "xlnx,zynqmp-dma-1.0";
  219. reg = <0x0 0xffab0000 0x1000>;
  220. interrupt-parent = <&gic>;
  221. interrupts = <0 80 4>;
  222. xlnx,id = <3>;
  223. xlnx,bus-width = <64>;
  224. };
  225. lpd_dma_chan5: dma@ffac0000 {
  226. status = "disabled";
  227. compatible = "xlnx,zynqmp-dma-1.0";
  228. reg = <0x0 0xffac0000 0x1000>;
  229. interrupt-parent = <&gic>;
  230. interrupts = <0 81 4>;
  231. xlnx,id = <4>;
  232. xlnx,bus-width = <64>;
  233. };
  234. lpd_dma_chan6: dma@ffad0000 {
  235. status = "disabled";
  236. compatible = "xlnx,zynqmp-dma-1.0";
  237. reg = <0x0 0xffad0000 0x1000>;
  238. interrupt-parent = <&gic>;
  239. interrupts = <0 82 4>;
  240. xlnx,id = <5>;
  241. xlnx,bus-width = <64>;
  242. };
  243. lpd_dma_chan7: dma@ffae0000 {
  244. status = "disabled";
  245. compatible = "xlnx,zynqmp-dma-1.0";
  246. reg = <0x0 0xffae0000 0x1000>;
  247. interrupt-parent = <&gic>;
  248. interrupts = <0 83 4>;
  249. xlnx,id = <6>;
  250. xlnx,bus-width = <64>;
  251. };
  252. lpd_dma_chan8: dma@ffaf0000 {
  253. status = "disabled";
  254. compatible = "xlnx,zynqmp-dma-1.0";
  255. reg = <0x0 0xffaf0000 0x1000>;
  256. interrupt-parent = <&gic>;
  257. interrupts = <0 84 4>;
  258. xlnx,id = <7>;
  259. xlnx,bus-width = <64>;
  260. };
  261. nand0: nand@ff100000 {
  262. compatible = "arasan,nfc-v3p10";
  263. status = "disabled";
  264. reg = <0x0 0xff100000 0x1000>;
  265. clock-names = "clk_sys", "clk_flash";
  266. interrupt-parent = <&gic>;
  267. interrupts = <0 14 4>;
  268. #address-cells = <2>;
  269. #size-cells = <1>;
  270. };
  271. gem0: ethernet@ff0b0000 {
  272. compatible = "cdns,gem";
  273. status = "disabled";
  274. interrupt-parent = <&gic>;
  275. interrupts = <0 57 4>, <0 57 4>;
  276. reg = <0x0 0xff0b0000 0x1000>;
  277. clock-names = "pclk", "hclk", "tx_clk";
  278. #address-cells = <1>;
  279. #size-cells = <0>;
  280. jumbo-max-len = <10240>;
  281. jumbo-supported;
  282. };
  283. gem1: ethernet@ff0c0000 {
  284. compatible = "cdns,gem";
  285. status = "disabled";
  286. interrupt-parent = <&gic>;
  287. interrupts = <0 59 4>, <0 59 4>;
  288. reg = <0x0 0xff0c0000 0x1000>;
  289. clock-names = "pclk", "hclk", "tx_clk";
  290. #address-cells = <1>;
  291. #size-cells = <0>;
  292. jumbo-max-len = <10240>;
  293. jumbo-supported;
  294. };
  295. gem2: ethernet@ff0d0000 {
  296. compatible = "cdns,gem";
  297. status = "disabled";
  298. interrupt-parent = <&gic>;
  299. interrupts = <0 61 4>, <0 61 4>;
  300. reg = <0x0 0xff0d0000 0x1000>;
  301. clock-names = "pclk", "hclk", "tx_clk";
  302. #address-cells = <1>;
  303. #size-cells = <0>;
  304. jumbo-max-len = <10240>;
  305. jumbo-supported;
  306. };
  307. gem3: ethernet@ff0e0000 {
  308. compatible = "cdns,gem";
  309. status = "disabled";
  310. interrupt-parent = <&gic>;
  311. interrupts = <0 63 4>, <0 63 4>;
  312. reg = <0x0 0xff0e0000 0x1000>;
  313. clock-names = "pclk", "hclk", "tx_clk";
  314. #address-cells = <1>;
  315. #size-cells = <0>;
  316. jumbo-max-len = <10240>;
  317. jumbo-supported;
  318. };
  319. gpio: gpio@ff0a0000 {
  320. compatible = "xlnx,zynqmp-gpio-1.0";
  321. status = "disabled";
  322. #gpio-cells = <0x2>;
  323. interrupt-parent = <&gic>;
  324. interrupts = <0 16 4>;
  325. reg = <0x0 0xff0a0000 0x1000>;
  326. };
  327. i2c0: i2c@ff020000 {
  328. compatible = "cdns,i2c-r1p10";
  329. status = "disabled";
  330. interrupt-parent = <&gic>;
  331. interrupts = <0 17 4>;
  332. reg = <0x0 0xff020000 0x1000>;
  333. #address-cells = <1>;
  334. #size-cells = <0>;
  335. };
  336. i2c1: i2c@ff030000 {
  337. compatible = "cdns,i2c-r1p10";
  338. status = "disabled";
  339. interrupt-parent = <&gic>;
  340. interrupts = <0 18 4>;
  341. reg = <0x0 0xff030000 0x1000>;
  342. #address-cells = <1>;
  343. #size-cells = <0>;
  344. };
  345. pcie: pcie@fd0e0000 {
  346. compatible = "xlnx,nwl-pcie-2.11";
  347. status = "disabled";
  348. #address-cells = <3>;
  349. #size-cells = <2>;
  350. #interrupt-cells = <1>;
  351. device_type = "pci";
  352. interrupt-parent = <&gic>;
  353. interrupts = < 0 118 4>,
  354. < 0 116 4>,
  355. < 0 115 4>, /* MSI_1 [63...32] */
  356. < 0 114 4 >; /* MSI_0 [31...0] */
  357. interrupt-names = "misc", "intx", "msi_1", "msi_0";
  358. reg = <0x0 0xfd0e0000 0x1000>,
  359. <0x0 0xfd480000 0x1000>,
  360. <0x0 0xe0000000 0x1000000>;
  361. reg-names = "breg", "pcireg", "cfg";
  362. ranges = <0x02000000 0x00000000 0xe1000000 0x00000000 0xe1000000 0 0x0f000000>;
  363. };
  364. qspi: spi@ff0f0000 {
  365. compatible = "xlnx,zynqmp-qspi-1.0";
  366. status = "disabled";
  367. clock-names = "ref_clk", "pclk";
  368. interrupts = <0 15 4>;
  369. interrupt-parent = <&gic>;
  370. num-cs = <1>;
  371. reg = <0x0 0xff0f0000 0x1000 0x0 0xc0000000 0x8000000>;
  372. #address-cells = <1>;
  373. #size-cells = <0>;
  374. };
  375. rtc: rtc@ffa60000 {
  376. compatible = "xlnx,zynqmp-rtc";
  377. status = "disabled";
  378. reg = <0x0 0xffa60000 0x100>;
  379. interrupt-parent = <&gic>;
  380. interrupts = <0 26 4>, <0 27 4>;
  381. interrupt-names = "alarm", "sec";
  382. };
  383. sata: ahci@fd0c0000 {
  384. compatible = "ceva,ahci-1v84";
  385. status = "disabled";
  386. reg = <0x0 0xfd0c0000 0x2000>;
  387. interrupt-parent = <&gic>;
  388. interrupts = <0 133 4>;
  389. };
  390. sdhci0: sdhci@ff160000 {
  391. compatible = "arasan,sdhci-8.9a";
  392. status = "disabled";
  393. interrupt-parent = <&gic>;
  394. interrupts = <0 48 4>;
  395. reg = <0x0 0xff160000 0x1000>;
  396. clock-names = "clk_xin", "clk_ahb";
  397. };
  398. sdhci1: sdhci@ff170000 {
  399. compatible = "arasan,sdhci-8.9a";
  400. status = "disabled";
  401. interrupt-parent = <&gic>;
  402. interrupts = <0 49 4>;
  403. reg = <0x0 0xff170000 0x1000>;
  404. clock-names = "clk_xin", "clk_ahb";
  405. };
  406. smmu: smmu@fd800000 {
  407. compatible = "arm,mmu-500";
  408. reg = <0x0 0xfd800000 0x20000>;
  409. #global-interrupts = <1>;
  410. interrupt-parent = <&gic>;
  411. interrupts = <0 157 4>,
  412. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>,
  413. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>,
  414. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>,
  415. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>;
  416. };
  417. spi0: spi@ff040000 {
  418. compatible = "cdns,spi-r1p6";
  419. status = "disabled";
  420. interrupt-parent = <&gic>;
  421. interrupts = <0 19 4>;
  422. reg = <0x0 0xff040000 0x1000>;
  423. clock-names = "ref_clk", "pclk";
  424. #address-cells = <1>;
  425. #size-cells = <0>;
  426. };
  427. spi1: spi@ff050000 {
  428. compatible = "cdns,spi-r1p6";
  429. status = "disabled";
  430. interrupt-parent = <&gic>;
  431. interrupts = <0 20 4>;
  432. reg = <0x0 0xff050000 0x1000>;
  433. clock-names = "ref_clk", "pclk";
  434. #address-cells = <1>;
  435. #size-cells = <0>;
  436. };
  437. ttc0: timer@ff110000 {
  438. compatible = "cdns,ttc";
  439. status = "disabled";
  440. interrupt-parent = <&gic>;
  441. interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
  442. reg = <0x0 0xff110000 0x1000>;
  443. timer-width = <32>;
  444. };
  445. ttc1: timer@ff120000 {
  446. compatible = "cdns,ttc";
  447. status = "disabled";
  448. interrupt-parent = <&gic>;
  449. interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
  450. reg = <0x0 0xff120000 0x1000>;
  451. timer-width = <32>;
  452. };
  453. ttc2: timer@ff130000 {
  454. compatible = "cdns,ttc";
  455. status = "disabled";
  456. interrupt-parent = <&gic>;
  457. interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
  458. reg = <0x0 0xff130000 0x1000>;
  459. timer-width = <32>;
  460. };
  461. ttc3: timer@ff140000 {
  462. compatible = "cdns,ttc";
  463. status = "disabled";
  464. interrupt-parent = <&gic>;
  465. interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
  466. reg = <0x0 0xff140000 0x1000>;
  467. timer-width = <32>;
  468. };
  469. uart0: serial@ff000000 {
  470. compatible = "cdns,uart-r1p12";
  471. status = "disabled";
  472. interrupt-parent = <&gic>;
  473. interrupts = <0 21 4>;
  474. reg = <0x0 0xff000000 0x1000>;
  475. clock-names = "uart_clk", "pclk";
  476. };
  477. uart1: serial@ff010000 {
  478. compatible = "cdns,uart-r1p12";
  479. status = "disabled";
  480. interrupt-parent = <&gic>;
  481. interrupts = <0 22 4>;
  482. reg = <0x0 0xff010000 0x1000>;
  483. clock-names = "uart_clk", "pclk";
  484. };
  485. usb0: usb@fe200000 {
  486. compatible = "snps,dwc3";
  487. status = "disabled";
  488. interrupt-parent = <&gic>;
  489. interrupts = <0 65 4>;
  490. reg = <0x0 0xfe200000 0x40000>;
  491. clock-names = "clk_xin", "clk_ahb";
  492. };
  493. usb1: usb@fe300000 {
  494. compatible = "snps,dwc3";
  495. status = "disabled";
  496. interrupt-parent = <&gic>;
  497. interrupts = <0 70 4>;
  498. reg = <0x0 0xfe300000 0x40000>;
  499. clock-names = "clk_xin", "clk_ahb";
  500. };
  501. watchdog0: watchdog@fd4d0000 {
  502. compatible = "cdns,wdt-r1p2";
  503. status = "disabled";
  504. interrupt-parent = <&gic>;
  505. interrupts = <0 113 1>;
  506. reg = <0x0 0xfd4d0000 0x1000>;
  507. timeout-sec = <10>;
  508. };
  509. xilinx_drm: xilinx_drm {
  510. compatible = "xlnx,drm";
  511. status = "disabled";
  512. xlnx,encoder-slave = <&xlnx_dp>;
  513. xlnx,connector-type = "DisplayPort";
  514. xlnx,dp-sub = <&xlnx_dp_sub>;
  515. planes {
  516. xlnx,pixel-format = "rgb565";
  517. plane0 {
  518. dmas = <&xlnx_dpdma 3>;
  519. dma-names = "dma";
  520. };
  521. plane1 {
  522. dmas = <&xlnx_dpdma 0>;
  523. dma-names = "dma";
  524. };
  525. };
  526. };
  527. xlnx_dp: dp@43c00000 {
  528. compatible = "xlnx,v-dp";
  529. status = "disabled";
  530. reg = <0x0 0xfd4a0000 0x1000>;
  531. interrupts = <0 119 4>;
  532. interrupt-parent = <&gic>;
  533. clock-names = "aclk", "aud_clk";
  534. xlnx,dp-version = "v1.2";
  535. xlnx,max-lanes = <2>;
  536. xlnx,max-link-rate = <540000>;
  537. xlnx,max-bpc = <16>;
  538. xlnx,enable-ycrcb;
  539. xlnx,colormetry = "rgb";
  540. xlnx,bpc = <8>;
  541. xlnx,audio-chan = <2>;
  542. xlnx,dp-sub = <&xlnx_dp_sub>;
  543. };
  544. xlnx_dp_snd_card: dp_snd_card {
  545. compatible = "xlnx,dp-snd-card";
  546. status = "disabled";
  547. xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
  548. xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
  549. };
  550. xlnx_dp_snd_codec0: dp_snd_codec0 {
  551. compatible = "xlnx,dp-snd-codec";
  552. status = "disabled";
  553. clock-names = "aud_clk";
  554. };
  555. xlnx_dp_snd_pcm0: dp_snd_pcm0 {
  556. compatible = "xlnx,dp-snd-pcm";
  557. status = "disabled";
  558. dmas = <&xlnx_dpdma 4>;
  559. dma-names = "tx";
  560. };
  561. xlnx_dp_snd_pcm1: dp_snd_pcm1 {
  562. compatible = "xlnx,dp-snd-pcm";
  563. status = "disabled";
  564. dmas = <&xlnx_dpdma 5>;
  565. dma-names = "tx";
  566. };
  567. xlnx_dp_sub: dp_sub@43c0a000 {
  568. compatible = "xlnx,dp-sub";
  569. status = "disabled";
  570. reg = <0x0 0xfd4aa000 0x1000>, <0x0 0xfd4ab000 0x1000>, <0x0 0xfd4ac000 0x1000>;
  571. reg-names = "blend", "av_buf", "aud";
  572. xlnx,output-fmt = "rgb";
  573. };
  574. xlnx_dpdma: dma@fd4c0000 {
  575. compatible = "xlnx,dpdma";
  576. status = "disabled";
  577. reg = <0x0 0xfd4c0000 0x1000>;
  578. interrupts = <0 122 4>;
  579. interrupt-parent = <&gic>;
  580. clock-names = "axi_clk";
  581. dma-channels = <6>;
  582. #dma-cells = <1>;
  583. dma-video0channel@43c10000 {
  584. compatible = "xlnx,video0";
  585. };
  586. dma-video1channel@43c10000 {
  587. compatible = "xlnx,video1";
  588. };
  589. dma-video2channel@43c10000 {
  590. compatible = "xlnx,video2";
  591. };
  592. dma-graphicschannel@43c10000 {
  593. compatible = "xlnx,graphics";
  594. };
  595. dma-audio0channel@43c10000 {
  596. compatible = "xlnx,audio0";
  597. };
  598. dma-audio1channel@43c10000 {
  599. compatible = "xlnx,audio1";
  600. };
  601. };
  602. };
  603. };