fsl-ls1043a.dtsi 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * Device Tree Include file for Freescale Layerscape-1043A family SoC.
  3. *
  4. * Copyright (C) 2014-2015, Freescale Semiconductor
  5. *
  6. * Mingkai Hu <Mingkai.hu@freescale.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. /include/ "skeleton64.dtsi"
  13. / {
  14. compatible = "fsl,ls1043a";
  15. interrupt-parent = <&gic>;
  16. cpus {
  17. #address-cells = <2>;
  18. #size-cells = <0>;
  19. cpu0: cpu@0 {
  20. device_type = "cpu";
  21. compatible = "arm,cortex-a53";
  22. reg = <0x0 0x0>;
  23. clocks = <&clockgen 1 0>;
  24. };
  25. cpu1: cpu@1 {
  26. device_type = "cpu";
  27. compatible = "arm,cortex-a53";
  28. reg = <0x0 0x1>;
  29. clocks = <&clockgen 1 0>;
  30. };
  31. cpu2: cpu@2 {
  32. device_type = "cpu";
  33. compatible = "arm,cortex-a53";
  34. reg = <0x0 0x2>;
  35. clocks = <&clockgen 1 0>;
  36. };
  37. cpu3: cpu@3 {
  38. device_type = "cpu";
  39. compatible = "arm,cortex-a53";
  40. reg = <0x0 0x3>;
  41. clocks = <&clockgen 1 0>;
  42. };
  43. };
  44. sysclk: sysclk {
  45. compatible = "fixed-clock";
  46. #clock-cells = <0>;
  47. clock-frequency = <100000000>;
  48. clock-output-names = "sysclk";
  49. };
  50. gic: interrupt-controller@1400000 {
  51. compatible = "arm,gic-400";
  52. #interrupt-cells = <3>;
  53. interrupt-controller;
  54. reg = <0x0 0x1401000 0 0x1000>, /* GICD */
  55. <0x0 0x1402000 0 0x2000>, /* GICC */
  56. <0x0 0x1404000 0 0x2000>, /* GICH */
  57. <0x0 0x1406000 0 0x2000>; /* GICV */
  58. interrupts = <1 9 0xf08>;
  59. };
  60. soc {
  61. compatible = "simple-bus";
  62. #address-cells = <2>;
  63. #size-cells = <2>;
  64. ranges;
  65. clockgen: clocking@1ee1000 {
  66. compatible = "fsl,ls1043a-clockgen";
  67. reg = <0x0 0x1ee1000 0x0 0x1000>;
  68. #clock-cells = <2>;
  69. clocks = <&sysclk>;
  70. };
  71. dspi0: dspi@2100000 {
  72. compatible = "fsl,vf610-dspi";
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. reg = <0x0 0x2100000 0x0 0x10000>;
  76. interrupts = <0 64 0x4>;
  77. clock-names = "dspi";
  78. clocks = <&clockgen 4 0>;
  79. num-cs = <6>;
  80. big-endian;
  81. status = "disabled";
  82. };
  83. dspi1: dspi@2110000 {
  84. compatible = "fsl,vf610-dspi";
  85. #address-cells = <1>;
  86. #size-cells = <0>;
  87. reg = <0x0 0x2110000 0x0 0x10000>;
  88. interrupts = <0 65 0x4>;
  89. clock-names = "dspi";
  90. clocks = <&clockgen 4 0>;
  91. num-cs = <6>;
  92. big-endian;
  93. status = "disabled";
  94. };
  95. ifc: ifc@1530000 {
  96. compatible = "fsl,ifc", "simple-bus";
  97. reg = <0x0 0x1530000 0x0 0x10000>;
  98. interrupts = <0 43 0x4>;
  99. };
  100. i2c0: i2c@2180000 {
  101. compatible = "fsl,vf610-i2c";
  102. #address-cells = <1>;
  103. #size-cells = <0>;
  104. reg = <0x0 0x2180000 0x0 0x10000>;
  105. interrupts = <0 56 0x4>;
  106. clock-names = "i2c";
  107. clocks = <&clockgen 4 0>;
  108. status = "disabled";
  109. };
  110. i2c1: i2c@2190000 {
  111. compatible = "fsl,vf610-i2c";
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. reg = <0x0 0x2190000 0x0 0x10000>;
  115. interrupts = <0 57 0x4>;
  116. clock-names = "i2c";
  117. clocks = <&clockgen 4 0>;
  118. status = "disabled";
  119. };
  120. i2c2: i2c@21a0000 {
  121. compatible = "fsl,vf610-i2c";
  122. #address-cells = <1>;
  123. #size-cells = <0>;
  124. reg = <0x0 0x21a0000 0x0 0x10000>;
  125. interrupts = <0 58 0x4>;
  126. clock-names = "i2c";
  127. clocks = <&clockgen 4 0>;
  128. status = "disabled";
  129. };
  130. i2c3: i2c@21b0000 {
  131. compatible = "fsl,vf610-i2c";
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. reg = <0x0 0x21b0000 0x0 0x10000>;
  135. interrupts = <0 59 0x4>;
  136. clock-names = "i2c";
  137. clocks = <&clockgen 4 0>;
  138. status = "disabled";
  139. };
  140. duart0: serial@21c0500 {
  141. compatible = "fsl,ns16550", "ns16550a";
  142. reg = <0x00 0x21c0500 0x0 0x100>;
  143. interrupts = <0 54 0x4>;
  144. clocks = <&clockgen 4 0>;
  145. };
  146. duart1: serial@21c0600 {
  147. compatible = "fsl,ns16550", "ns16550a";
  148. reg = <0x00 0x21c0600 0x0 0x100>;
  149. interrupts = <0 54 0x4>;
  150. clocks = <&clockgen 4 0>;
  151. };
  152. duart2: serial@21d0500 {
  153. compatible = "fsl,ns16550", "ns16550a";
  154. reg = <0x0 0x21d0500 0x0 0x100>;
  155. interrupts = <0 55 0x4>;
  156. clocks = <&clockgen 4 0>;
  157. };
  158. duart3: serial@21d0600 {
  159. compatible = "fsl,ns16550", "ns16550a";
  160. reg = <0x0 0x21d0600 0x0 0x100>;
  161. interrupts = <0 55 0x4>;
  162. clocks = <&clockgen 4 0>;
  163. };
  164. lpuart0: serial@2950000 {
  165. compatible = "fsl,ls1021a-lpuart";
  166. reg = <0x0 0x2950000 0x0 0x1000>;
  167. interrupts = <0 48 0x4>;
  168. clocks = <&sysclk>;
  169. clock-names = "ipg";
  170. status = "disabled";
  171. };
  172. lpuart1: serial@2960000 {
  173. compatible = "fsl,ls1021a-lpuart";
  174. reg = <0x0 0x2960000 0x0 0x1000>;
  175. interrupts = <0 49 0x4>;
  176. clocks = <&sysclk>;
  177. clock-names = "ipg";
  178. status = "disabled";
  179. };
  180. lpuart2: serial@2970000 {
  181. compatible = "fsl,ls1021a-lpuart";
  182. reg = <0x0 0x2970000 0x0 0x1000>;
  183. interrupts = <0 50 0x4>;
  184. clock-names = "ipg";
  185. clocks = <&sysclk>;
  186. status = "disabled";
  187. };
  188. lpuart3: serial@2980000 {
  189. compatible = "fsl,ls1021a-lpuart";
  190. reg = <0x0 0x2980000 0x0 0x1000>;
  191. interrupts = <0 51 0x4>;
  192. clocks = <&sysclk>;
  193. clock-names = "ipg";
  194. status = "disabled";
  195. };
  196. lpuart4: serial@2990000 {
  197. compatible = "fsl,ls1021a-lpuart";
  198. reg = <0x0 0x2990000 0x0 0x1000>;
  199. interrupts = <0 52 0x4>;
  200. clocks = <&sysclk>;
  201. clock-names = "ipg";
  202. status = "disabled";
  203. };
  204. lpuart5: serial@29a0000 {
  205. compatible = "fsl,ls1021a-lpuart";
  206. reg = <0x0 0x29a0000 0x0 0x1000>;
  207. interrupts = <0 53 0x4>;
  208. clocks = <&sysclk>;
  209. clock-names = "ipg";
  210. status = "disabled";
  211. };
  212. qspi: quadspi@1550000 {
  213. compatible = "fsl,vf610-qspi";
  214. #address-cells = <1>;
  215. #size-cells = <0>;
  216. reg = <0x1550000 0x10000>,
  217. <0x40000000 0x4000000>;
  218. num-cs = <2>;
  219. big-endian;
  220. status = "disabled";
  221. };
  222. };
  223. };