dra7xx-clocks.dtsi 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149
  1. /*
  2. * Device Tree Source for DRA7xx clock data
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. &cm_core_aon_clocks {
  11. atl_clkin0_ck: atl_clkin0_ck {
  12. #clock-cells = <0>;
  13. compatible = "ti,dra7-atl-clock";
  14. clocks = <&atl_gfclk_mux>;
  15. };
  16. atl_clkin1_ck: atl_clkin1_ck {
  17. #clock-cells = <0>;
  18. compatible = "ti,dra7-atl-clock";
  19. clocks = <&atl_gfclk_mux>;
  20. };
  21. atl_clkin2_ck: atl_clkin2_ck {
  22. #clock-cells = <0>;
  23. compatible = "ti,dra7-atl-clock";
  24. clocks = <&atl_gfclk_mux>;
  25. };
  26. atl_clkin3_ck: atl_clkin3_ck {
  27. #clock-cells = <0>;
  28. compatible = "ti,dra7-atl-clock";
  29. clocks = <&atl_gfclk_mux>;
  30. };
  31. hdmi_clkin_ck: hdmi_clkin_ck {
  32. #clock-cells = <0>;
  33. compatible = "fixed-clock";
  34. clock-frequency = <0>;
  35. };
  36. mlb_clkin_ck: mlb_clkin_ck {
  37. #clock-cells = <0>;
  38. compatible = "fixed-clock";
  39. clock-frequency = <0>;
  40. };
  41. mlbp_clkin_ck: mlbp_clkin_ck {
  42. #clock-cells = <0>;
  43. compatible = "fixed-clock";
  44. clock-frequency = <0>;
  45. };
  46. pciesref_acs_clk_ck: pciesref_acs_clk_ck {
  47. #clock-cells = <0>;
  48. compatible = "fixed-clock";
  49. clock-frequency = <100000000>;
  50. };
  51. ref_clkin0_ck: ref_clkin0_ck {
  52. #clock-cells = <0>;
  53. compatible = "fixed-clock";
  54. clock-frequency = <0>;
  55. };
  56. ref_clkin1_ck: ref_clkin1_ck {
  57. #clock-cells = <0>;
  58. compatible = "fixed-clock";
  59. clock-frequency = <0>;
  60. };
  61. ref_clkin2_ck: ref_clkin2_ck {
  62. #clock-cells = <0>;
  63. compatible = "fixed-clock";
  64. clock-frequency = <0>;
  65. };
  66. ref_clkin3_ck: ref_clkin3_ck {
  67. #clock-cells = <0>;
  68. compatible = "fixed-clock";
  69. clock-frequency = <0>;
  70. };
  71. rmii_clk_ck: rmii_clk_ck {
  72. #clock-cells = <0>;
  73. compatible = "fixed-clock";
  74. clock-frequency = <0>;
  75. };
  76. sdvenc_clkin_ck: sdvenc_clkin_ck {
  77. #clock-cells = <0>;
  78. compatible = "fixed-clock";
  79. clock-frequency = <0>;
  80. };
  81. secure_32k_clk_src_ck: secure_32k_clk_src_ck {
  82. #clock-cells = <0>;
  83. compatible = "fixed-clock";
  84. clock-frequency = <32768>;
  85. };
  86. sys_32k_ck: sys_32k_ck {
  87. #clock-cells = <0>;
  88. compatible = "fixed-clock";
  89. clock-frequency = <32768>;
  90. };
  91. virt_12000000_ck: virt_12000000_ck {
  92. #clock-cells = <0>;
  93. compatible = "fixed-clock";
  94. clock-frequency = <12000000>;
  95. };
  96. virt_13000000_ck: virt_13000000_ck {
  97. #clock-cells = <0>;
  98. compatible = "fixed-clock";
  99. clock-frequency = <13000000>;
  100. };
  101. virt_16800000_ck: virt_16800000_ck {
  102. #clock-cells = <0>;
  103. compatible = "fixed-clock";
  104. clock-frequency = <16800000>;
  105. };
  106. virt_19200000_ck: virt_19200000_ck {
  107. #clock-cells = <0>;
  108. compatible = "fixed-clock";
  109. clock-frequency = <19200000>;
  110. };
  111. virt_20000000_ck: virt_20000000_ck {
  112. #clock-cells = <0>;
  113. compatible = "fixed-clock";
  114. clock-frequency = <20000000>;
  115. };
  116. virt_26000000_ck: virt_26000000_ck {
  117. #clock-cells = <0>;
  118. compatible = "fixed-clock";
  119. clock-frequency = <26000000>;
  120. };
  121. virt_27000000_ck: virt_27000000_ck {
  122. #clock-cells = <0>;
  123. compatible = "fixed-clock";
  124. clock-frequency = <27000000>;
  125. };
  126. virt_38400000_ck: virt_38400000_ck {
  127. #clock-cells = <0>;
  128. compatible = "fixed-clock";
  129. clock-frequency = <38400000>;
  130. };
  131. sys_clkin2: sys_clkin2 {
  132. #clock-cells = <0>;
  133. compatible = "fixed-clock";
  134. clock-frequency = <22579200>;
  135. };
  136. usb_otg_clkin_ck: usb_otg_clkin_ck {
  137. #clock-cells = <0>;
  138. compatible = "fixed-clock";
  139. clock-frequency = <0>;
  140. };
  141. video1_clkin_ck: video1_clkin_ck {
  142. #clock-cells = <0>;
  143. compatible = "fixed-clock";
  144. clock-frequency = <0>;
  145. };
  146. video1_m2_clkin_ck: video1_m2_clkin_ck {
  147. #clock-cells = <0>;
  148. compatible = "fixed-clock";
  149. clock-frequency = <0>;
  150. };
  151. video2_clkin_ck: video2_clkin_ck {
  152. #clock-cells = <0>;
  153. compatible = "fixed-clock";
  154. clock-frequency = <0>;
  155. };
  156. video2_m2_clkin_ck: video2_m2_clkin_ck {
  157. #clock-cells = <0>;
  158. compatible = "fixed-clock";
  159. clock-frequency = <0>;
  160. };
  161. dpll_abe_ck: dpll_abe_ck {
  162. #clock-cells = <0>;
  163. compatible = "ti,omap4-dpll-m4xen-clock";
  164. clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
  165. reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
  166. };
  167. dpll_abe_x2_ck: dpll_abe_x2_ck {
  168. #clock-cells = <0>;
  169. compatible = "ti,omap4-dpll-x2-clock";
  170. clocks = <&dpll_abe_ck>;
  171. };
  172. dpll_abe_m2x2_ck: dpll_abe_m2x2_ck {
  173. #clock-cells = <0>;
  174. compatible = "ti,divider-clock";
  175. clocks = <&dpll_abe_x2_ck>;
  176. ti,max-div = <31>;
  177. ti,autoidle-shift = <8>;
  178. reg = <0x01f0>;
  179. ti,index-starts-at-one;
  180. ti,invert-autoidle-bit;
  181. };
  182. abe_clk: abe_clk {
  183. #clock-cells = <0>;
  184. compatible = "ti,divider-clock";
  185. clocks = <&dpll_abe_m2x2_ck>;
  186. ti,max-div = <4>;
  187. reg = <0x0108>;
  188. ti,index-power-of-two;
  189. };
  190. dpll_abe_m2_ck: dpll_abe_m2_ck {
  191. #clock-cells = <0>;
  192. compatible = "ti,divider-clock";
  193. clocks = <&dpll_abe_ck>;
  194. ti,max-div = <31>;
  195. ti,autoidle-shift = <8>;
  196. reg = <0x01f0>;
  197. ti,index-starts-at-one;
  198. ti,invert-autoidle-bit;
  199. };
  200. dpll_abe_m3x2_ck: dpll_abe_m3x2_ck {
  201. #clock-cells = <0>;
  202. compatible = "ti,divider-clock";
  203. clocks = <&dpll_abe_x2_ck>;
  204. ti,max-div = <31>;
  205. ti,autoidle-shift = <8>;
  206. reg = <0x01f4>;
  207. ti,index-starts-at-one;
  208. ti,invert-autoidle-bit;
  209. };
  210. dpll_core_byp_mux: dpll_core_byp_mux {
  211. #clock-cells = <0>;
  212. compatible = "ti,mux-clock";
  213. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  214. ti,bit-shift = <23>;
  215. reg = <0x012c>;
  216. };
  217. dpll_core_ck: dpll_core_ck {
  218. #clock-cells = <0>;
  219. compatible = "ti,omap4-dpll-core-clock";
  220. clocks = <&sys_clkin1>, <&dpll_core_byp_mux>;
  221. reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
  222. };
  223. dpll_core_x2_ck: dpll_core_x2_ck {
  224. #clock-cells = <0>;
  225. compatible = "ti,omap4-dpll-x2-clock";
  226. clocks = <&dpll_core_ck>;
  227. };
  228. dpll_core_h12x2_ck: dpll_core_h12x2_ck {
  229. #clock-cells = <0>;
  230. compatible = "ti,divider-clock";
  231. clocks = <&dpll_core_x2_ck>;
  232. ti,max-div = <63>;
  233. ti,autoidle-shift = <8>;
  234. reg = <0x013c>;
  235. ti,index-starts-at-one;
  236. ti,invert-autoidle-bit;
  237. };
  238. mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
  239. #clock-cells = <0>;
  240. compatible = "fixed-factor-clock";
  241. clocks = <&dpll_core_h12x2_ck>;
  242. clock-mult = <1>;
  243. clock-div = <1>;
  244. };
  245. dpll_mpu_ck: dpll_mpu_ck {
  246. #clock-cells = <0>;
  247. compatible = "ti,omap5-mpu-dpll-clock";
  248. clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
  249. reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
  250. };
  251. dpll_mpu_m2_ck: dpll_mpu_m2_ck {
  252. #clock-cells = <0>;
  253. compatible = "ti,divider-clock";
  254. clocks = <&dpll_mpu_ck>;
  255. ti,max-div = <31>;
  256. ti,autoidle-shift = <8>;
  257. reg = <0x0170>;
  258. ti,index-starts-at-one;
  259. ti,invert-autoidle-bit;
  260. };
  261. mpu_dclk_div: mpu_dclk_div {
  262. #clock-cells = <0>;
  263. compatible = "fixed-factor-clock";
  264. clocks = <&dpll_mpu_m2_ck>;
  265. clock-mult = <1>;
  266. clock-div = <1>;
  267. };
  268. dsp_dpll_hs_clk_div: dsp_dpll_hs_clk_div {
  269. #clock-cells = <0>;
  270. compatible = "fixed-factor-clock";
  271. clocks = <&dpll_core_h12x2_ck>;
  272. clock-mult = <1>;
  273. clock-div = <1>;
  274. };
  275. dpll_dsp_byp_mux: dpll_dsp_byp_mux {
  276. #clock-cells = <0>;
  277. compatible = "ti,mux-clock";
  278. clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
  279. ti,bit-shift = <23>;
  280. reg = <0x0240>;
  281. };
  282. dpll_dsp_ck: dpll_dsp_ck {
  283. #clock-cells = <0>;
  284. compatible = "ti,omap4-dpll-clock";
  285. clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>;
  286. reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
  287. };
  288. dpll_dsp_m2_ck: dpll_dsp_m2_ck {
  289. #clock-cells = <0>;
  290. compatible = "ti,divider-clock";
  291. clocks = <&dpll_dsp_ck>;
  292. ti,max-div = <31>;
  293. ti,autoidle-shift = <8>;
  294. reg = <0x0244>;
  295. ti,index-starts-at-one;
  296. ti,invert-autoidle-bit;
  297. };
  298. iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
  299. #clock-cells = <0>;
  300. compatible = "fixed-factor-clock";
  301. clocks = <&dpll_core_h12x2_ck>;
  302. clock-mult = <1>;
  303. clock-div = <1>;
  304. };
  305. dpll_iva_byp_mux: dpll_iva_byp_mux {
  306. #clock-cells = <0>;
  307. compatible = "ti,mux-clock";
  308. clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
  309. ti,bit-shift = <23>;
  310. reg = <0x01ac>;
  311. };
  312. dpll_iva_ck: dpll_iva_ck {
  313. #clock-cells = <0>;
  314. compatible = "ti,omap4-dpll-clock";
  315. clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>;
  316. reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
  317. };
  318. dpll_iva_m2_ck: dpll_iva_m2_ck {
  319. #clock-cells = <0>;
  320. compatible = "ti,divider-clock";
  321. clocks = <&dpll_iva_ck>;
  322. ti,max-div = <31>;
  323. ti,autoidle-shift = <8>;
  324. reg = <0x01b0>;
  325. ti,index-starts-at-one;
  326. ti,invert-autoidle-bit;
  327. };
  328. iva_dclk: iva_dclk {
  329. #clock-cells = <0>;
  330. compatible = "fixed-factor-clock";
  331. clocks = <&dpll_iva_m2_ck>;
  332. clock-mult = <1>;
  333. clock-div = <1>;
  334. };
  335. dpll_gpu_byp_mux: dpll_gpu_byp_mux {
  336. #clock-cells = <0>;
  337. compatible = "ti,mux-clock";
  338. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  339. ti,bit-shift = <23>;
  340. reg = <0x02e4>;
  341. };
  342. dpll_gpu_ck: dpll_gpu_ck {
  343. #clock-cells = <0>;
  344. compatible = "ti,omap4-dpll-clock";
  345. clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>;
  346. reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
  347. };
  348. dpll_gpu_m2_ck: dpll_gpu_m2_ck {
  349. #clock-cells = <0>;
  350. compatible = "ti,divider-clock";
  351. clocks = <&dpll_gpu_ck>;
  352. ti,max-div = <31>;
  353. ti,autoidle-shift = <8>;
  354. reg = <0x02e8>;
  355. ti,index-starts-at-one;
  356. ti,invert-autoidle-bit;
  357. };
  358. dpll_core_m2_ck: dpll_core_m2_ck {
  359. #clock-cells = <0>;
  360. compatible = "ti,divider-clock";
  361. clocks = <&dpll_core_ck>;
  362. ti,max-div = <31>;
  363. ti,autoidle-shift = <8>;
  364. reg = <0x0130>;
  365. ti,index-starts-at-one;
  366. ti,invert-autoidle-bit;
  367. };
  368. core_dpll_out_dclk_div: core_dpll_out_dclk_div {
  369. #clock-cells = <0>;
  370. compatible = "fixed-factor-clock";
  371. clocks = <&dpll_core_m2_ck>;
  372. clock-mult = <1>;
  373. clock-div = <1>;
  374. };
  375. dpll_ddr_byp_mux: dpll_ddr_byp_mux {
  376. #clock-cells = <0>;
  377. compatible = "ti,mux-clock";
  378. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  379. ti,bit-shift = <23>;
  380. reg = <0x021c>;
  381. };
  382. dpll_ddr_ck: dpll_ddr_ck {
  383. #clock-cells = <0>;
  384. compatible = "ti,omap4-dpll-clock";
  385. clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>;
  386. reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
  387. };
  388. dpll_ddr_m2_ck: dpll_ddr_m2_ck {
  389. #clock-cells = <0>;
  390. compatible = "ti,divider-clock";
  391. clocks = <&dpll_ddr_ck>;
  392. ti,max-div = <31>;
  393. ti,autoidle-shift = <8>;
  394. reg = <0x0220>;
  395. ti,index-starts-at-one;
  396. ti,invert-autoidle-bit;
  397. };
  398. dpll_gmac_byp_mux: dpll_gmac_byp_mux {
  399. #clock-cells = <0>;
  400. compatible = "ti,mux-clock";
  401. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  402. ti,bit-shift = <23>;
  403. reg = <0x02b4>;
  404. };
  405. dpll_gmac_ck: dpll_gmac_ck {
  406. #clock-cells = <0>;
  407. compatible = "ti,omap4-dpll-clock";
  408. clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>;
  409. reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
  410. };
  411. dpll_gmac_m2_ck: dpll_gmac_m2_ck {
  412. #clock-cells = <0>;
  413. compatible = "ti,divider-clock";
  414. clocks = <&dpll_gmac_ck>;
  415. ti,max-div = <31>;
  416. ti,autoidle-shift = <8>;
  417. reg = <0x02b8>;
  418. ti,index-starts-at-one;
  419. ti,invert-autoidle-bit;
  420. };
  421. video2_dclk_div: video2_dclk_div {
  422. #clock-cells = <0>;
  423. compatible = "fixed-factor-clock";
  424. clocks = <&video2_m2_clkin_ck>;
  425. clock-mult = <1>;
  426. clock-div = <1>;
  427. };
  428. video1_dclk_div: video1_dclk_div {
  429. #clock-cells = <0>;
  430. compatible = "fixed-factor-clock";
  431. clocks = <&video1_m2_clkin_ck>;
  432. clock-mult = <1>;
  433. clock-div = <1>;
  434. };
  435. hdmi_dclk_div: hdmi_dclk_div {
  436. #clock-cells = <0>;
  437. compatible = "fixed-factor-clock";
  438. clocks = <&hdmi_clkin_ck>;
  439. clock-mult = <1>;
  440. clock-div = <1>;
  441. };
  442. per_dpll_hs_clk_div: per_dpll_hs_clk_div {
  443. #clock-cells = <0>;
  444. compatible = "fixed-factor-clock";
  445. clocks = <&dpll_abe_m3x2_ck>;
  446. clock-mult = <1>;
  447. clock-div = <2>;
  448. };
  449. usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
  450. #clock-cells = <0>;
  451. compatible = "fixed-factor-clock";
  452. clocks = <&dpll_abe_m3x2_ck>;
  453. clock-mult = <1>;
  454. clock-div = <3>;
  455. };
  456. eve_dpll_hs_clk_div: eve_dpll_hs_clk_div {
  457. #clock-cells = <0>;
  458. compatible = "fixed-factor-clock";
  459. clocks = <&dpll_core_h12x2_ck>;
  460. clock-mult = <1>;
  461. clock-div = <1>;
  462. };
  463. dpll_eve_byp_mux: dpll_eve_byp_mux {
  464. #clock-cells = <0>;
  465. compatible = "ti,mux-clock";
  466. clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
  467. ti,bit-shift = <23>;
  468. reg = <0x0290>;
  469. };
  470. dpll_eve_ck: dpll_eve_ck {
  471. #clock-cells = <0>;
  472. compatible = "ti,omap4-dpll-clock";
  473. clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>;
  474. reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
  475. };
  476. dpll_eve_m2_ck: dpll_eve_m2_ck {
  477. #clock-cells = <0>;
  478. compatible = "ti,divider-clock";
  479. clocks = <&dpll_eve_ck>;
  480. ti,max-div = <31>;
  481. ti,autoidle-shift = <8>;
  482. reg = <0x0294>;
  483. ti,index-starts-at-one;
  484. ti,invert-autoidle-bit;
  485. };
  486. eve_dclk_div: eve_dclk_div {
  487. #clock-cells = <0>;
  488. compatible = "fixed-factor-clock";
  489. clocks = <&dpll_eve_m2_ck>;
  490. clock-mult = <1>;
  491. clock-div = <1>;
  492. };
  493. dpll_core_h13x2_ck: dpll_core_h13x2_ck {
  494. #clock-cells = <0>;
  495. compatible = "ti,divider-clock";
  496. clocks = <&dpll_core_x2_ck>;
  497. ti,max-div = <63>;
  498. ti,autoidle-shift = <8>;
  499. reg = <0x0140>;
  500. ti,index-starts-at-one;
  501. ti,invert-autoidle-bit;
  502. };
  503. dpll_core_h14x2_ck: dpll_core_h14x2_ck {
  504. #clock-cells = <0>;
  505. compatible = "ti,divider-clock";
  506. clocks = <&dpll_core_x2_ck>;
  507. ti,max-div = <63>;
  508. ti,autoidle-shift = <8>;
  509. reg = <0x0144>;
  510. ti,index-starts-at-one;
  511. ti,invert-autoidle-bit;
  512. };
  513. dpll_core_h22x2_ck: dpll_core_h22x2_ck {
  514. #clock-cells = <0>;
  515. compatible = "ti,divider-clock";
  516. clocks = <&dpll_core_x2_ck>;
  517. ti,max-div = <63>;
  518. ti,autoidle-shift = <8>;
  519. reg = <0x0154>;
  520. ti,index-starts-at-one;
  521. ti,invert-autoidle-bit;
  522. };
  523. dpll_core_h23x2_ck: dpll_core_h23x2_ck {
  524. #clock-cells = <0>;
  525. compatible = "ti,divider-clock";
  526. clocks = <&dpll_core_x2_ck>;
  527. ti,max-div = <63>;
  528. ti,autoidle-shift = <8>;
  529. reg = <0x0158>;
  530. ti,index-starts-at-one;
  531. ti,invert-autoidle-bit;
  532. };
  533. dpll_core_h24x2_ck: dpll_core_h24x2_ck {
  534. #clock-cells = <0>;
  535. compatible = "ti,divider-clock";
  536. clocks = <&dpll_core_x2_ck>;
  537. ti,max-div = <63>;
  538. ti,autoidle-shift = <8>;
  539. reg = <0x015c>;
  540. ti,index-starts-at-one;
  541. ti,invert-autoidle-bit;
  542. };
  543. dpll_ddr_x2_ck: dpll_ddr_x2_ck {
  544. #clock-cells = <0>;
  545. compatible = "ti,omap4-dpll-x2-clock";
  546. clocks = <&dpll_ddr_ck>;
  547. };
  548. dpll_ddr_h11x2_ck: dpll_ddr_h11x2_ck {
  549. #clock-cells = <0>;
  550. compatible = "ti,divider-clock";
  551. clocks = <&dpll_ddr_x2_ck>;
  552. ti,max-div = <63>;
  553. ti,autoidle-shift = <8>;
  554. reg = <0x0228>;
  555. ti,index-starts-at-one;
  556. ti,invert-autoidle-bit;
  557. };
  558. dpll_dsp_x2_ck: dpll_dsp_x2_ck {
  559. #clock-cells = <0>;
  560. compatible = "ti,omap4-dpll-x2-clock";
  561. clocks = <&dpll_dsp_ck>;
  562. };
  563. dpll_dsp_m3x2_ck: dpll_dsp_m3x2_ck {
  564. #clock-cells = <0>;
  565. compatible = "ti,divider-clock";
  566. clocks = <&dpll_dsp_x2_ck>;
  567. ti,max-div = <31>;
  568. ti,autoidle-shift = <8>;
  569. reg = <0x0248>;
  570. ti,index-starts-at-one;
  571. ti,invert-autoidle-bit;
  572. };
  573. dpll_gmac_x2_ck: dpll_gmac_x2_ck {
  574. #clock-cells = <0>;
  575. compatible = "ti,omap4-dpll-x2-clock";
  576. clocks = <&dpll_gmac_ck>;
  577. };
  578. dpll_gmac_h11x2_ck: dpll_gmac_h11x2_ck {
  579. #clock-cells = <0>;
  580. compatible = "ti,divider-clock";
  581. clocks = <&dpll_gmac_x2_ck>;
  582. ti,max-div = <63>;
  583. ti,autoidle-shift = <8>;
  584. reg = <0x02c0>;
  585. ti,index-starts-at-one;
  586. ti,invert-autoidle-bit;
  587. };
  588. dpll_gmac_h12x2_ck: dpll_gmac_h12x2_ck {
  589. #clock-cells = <0>;
  590. compatible = "ti,divider-clock";
  591. clocks = <&dpll_gmac_x2_ck>;
  592. ti,max-div = <63>;
  593. ti,autoidle-shift = <8>;
  594. reg = <0x02c4>;
  595. ti,index-starts-at-one;
  596. ti,invert-autoidle-bit;
  597. };
  598. dpll_gmac_h13x2_ck: dpll_gmac_h13x2_ck {
  599. #clock-cells = <0>;
  600. compatible = "ti,divider-clock";
  601. clocks = <&dpll_gmac_x2_ck>;
  602. ti,max-div = <63>;
  603. ti,autoidle-shift = <8>;
  604. reg = <0x02c8>;
  605. ti,index-starts-at-one;
  606. ti,invert-autoidle-bit;
  607. };
  608. dpll_gmac_m3x2_ck: dpll_gmac_m3x2_ck {
  609. #clock-cells = <0>;
  610. compatible = "ti,divider-clock";
  611. clocks = <&dpll_gmac_x2_ck>;
  612. ti,max-div = <31>;
  613. ti,autoidle-shift = <8>;
  614. reg = <0x02bc>;
  615. ti,index-starts-at-one;
  616. ti,invert-autoidle-bit;
  617. };
  618. gmii_m_clk_div: gmii_m_clk_div {
  619. #clock-cells = <0>;
  620. compatible = "fixed-factor-clock";
  621. clocks = <&dpll_gmac_h11x2_ck>;
  622. clock-mult = <1>;
  623. clock-div = <2>;
  624. };
  625. hdmi_clk2_div: hdmi_clk2_div {
  626. #clock-cells = <0>;
  627. compatible = "fixed-factor-clock";
  628. clocks = <&hdmi_clkin_ck>;
  629. clock-mult = <1>;
  630. clock-div = <1>;
  631. };
  632. hdmi_div_clk: hdmi_div_clk {
  633. #clock-cells = <0>;
  634. compatible = "fixed-factor-clock";
  635. clocks = <&hdmi_clkin_ck>;
  636. clock-mult = <1>;
  637. clock-div = <1>;
  638. };
  639. l3_iclk_div: l3_iclk_div {
  640. #clock-cells = <0>;
  641. compatible = "ti,divider-clock";
  642. ti,max-div = <2>;
  643. ti,bit-shift = <4>;
  644. reg = <0x0100>;
  645. clocks = <&dpll_core_h12x2_ck>;
  646. ti,index-power-of-two;
  647. };
  648. l4_root_clk_div: l4_root_clk_div {
  649. #clock-cells = <0>;
  650. compatible = "fixed-factor-clock";
  651. clocks = <&l3_iclk_div>;
  652. clock-mult = <1>;
  653. clock-div = <2>;
  654. };
  655. video1_clk2_div: video1_clk2_div {
  656. #clock-cells = <0>;
  657. compatible = "fixed-factor-clock";
  658. clocks = <&video1_clkin_ck>;
  659. clock-mult = <1>;
  660. clock-div = <1>;
  661. };
  662. video1_div_clk: video1_div_clk {
  663. #clock-cells = <0>;
  664. compatible = "fixed-factor-clock";
  665. clocks = <&video1_clkin_ck>;
  666. clock-mult = <1>;
  667. clock-div = <1>;
  668. };
  669. video2_clk2_div: video2_clk2_div {
  670. #clock-cells = <0>;
  671. compatible = "fixed-factor-clock";
  672. clocks = <&video2_clkin_ck>;
  673. clock-mult = <1>;
  674. clock-div = <1>;
  675. };
  676. video2_div_clk: video2_div_clk {
  677. #clock-cells = <0>;
  678. compatible = "fixed-factor-clock";
  679. clocks = <&video2_clkin_ck>;
  680. clock-mult = <1>;
  681. clock-div = <1>;
  682. };
  683. ipu1_gfclk_mux: ipu1_gfclk_mux {
  684. #clock-cells = <0>;
  685. compatible = "ti,mux-clock";
  686. clocks = <&dpll_abe_m2x2_ck>, <&dpll_core_h22x2_ck>;
  687. ti,bit-shift = <24>;
  688. reg = <0x0520>;
  689. };
  690. mcasp1_ahclkr_mux: mcasp1_ahclkr_mux {
  691. #clock-cells = <0>;
  692. compatible = "ti,mux-clock";
  693. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  694. ti,bit-shift = <28>;
  695. reg = <0x0550>;
  696. };
  697. mcasp1_ahclkx_mux: mcasp1_ahclkx_mux {
  698. #clock-cells = <0>;
  699. compatible = "ti,mux-clock";
  700. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  701. ti,bit-shift = <24>;
  702. reg = <0x0550>;
  703. };
  704. mcasp1_aux_gfclk_mux: mcasp1_aux_gfclk_mux {
  705. #clock-cells = <0>;
  706. compatible = "ti,mux-clock";
  707. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  708. ti,bit-shift = <22>;
  709. reg = <0x0550>;
  710. };
  711. timer5_gfclk_mux: timer5_gfclk_mux {
  712. #clock-cells = <0>;
  713. compatible = "ti,mux-clock";
  714. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  715. ti,bit-shift = <24>;
  716. reg = <0x0558>;
  717. };
  718. timer6_gfclk_mux: timer6_gfclk_mux {
  719. #clock-cells = <0>;
  720. compatible = "ti,mux-clock";
  721. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  722. ti,bit-shift = <24>;
  723. reg = <0x0560>;
  724. };
  725. timer7_gfclk_mux: timer7_gfclk_mux {
  726. #clock-cells = <0>;
  727. compatible = "ti,mux-clock";
  728. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  729. ti,bit-shift = <24>;
  730. reg = <0x0568>;
  731. };
  732. timer8_gfclk_mux: timer8_gfclk_mux {
  733. #clock-cells = <0>;
  734. compatible = "ti,mux-clock";
  735. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  736. ti,bit-shift = <24>;
  737. reg = <0x0570>;
  738. };
  739. uart6_gfclk_mux: uart6_gfclk_mux {
  740. #clock-cells = <0>;
  741. compatible = "ti,mux-clock";
  742. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  743. ti,bit-shift = <24>;
  744. reg = <0x0580>;
  745. };
  746. dummy_ck: dummy_ck {
  747. #clock-cells = <0>;
  748. compatible = "fixed-clock";
  749. clock-frequency = <0>;
  750. };
  751. };
  752. &prm_clocks {
  753. sys_clkin1: sys_clkin1 {
  754. #clock-cells = <0>;
  755. compatible = "ti,mux-clock";
  756. clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
  757. reg = <0x0110>;
  758. ti,index-starts-at-one;
  759. };
  760. abe_dpll_sys_clk_mux: abe_dpll_sys_clk_mux {
  761. #clock-cells = <0>;
  762. compatible = "ti,mux-clock";
  763. clocks = <&sys_clkin1>, <&sys_clkin2>;
  764. reg = <0x0118>;
  765. };
  766. abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux {
  767. #clock-cells = <0>;
  768. compatible = "ti,mux-clock";
  769. clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
  770. reg = <0x0114>;
  771. };
  772. abe_dpll_clk_mux: abe_dpll_clk_mux {
  773. #clock-cells = <0>;
  774. compatible = "ti,mux-clock";
  775. clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
  776. reg = <0x010c>;
  777. };
  778. abe_24m_fclk: abe_24m_fclk {
  779. #clock-cells = <0>;
  780. compatible = "ti,divider-clock";
  781. clocks = <&dpll_abe_m2x2_ck>;
  782. reg = <0x011c>;
  783. ti,dividers = <8>, <16>;
  784. };
  785. aess_fclk: aess_fclk {
  786. #clock-cells = <0>;
  787. compatible = "ti,divider-clock";
  788. clocks = <&abe_clk>;
  789. reg = <0x0178>;
  790. ti,max-div = <2>;
  791. };
  792. abe_giclk_div: abe_giclk_div {
  793. #clock-cells = <0>;
  794. compatible = "ti,divider-clock";
  795. clocks = <&aess_fclk>;
  796. reg = <0x0174>;
  797. ti,max-div = <2>;
  798. };
  799. abe_lp_clk_div: abe_lp_clk_div {
  800. #clock-cells = <0>;
  801. compatible = "ti,divider-clock";
  802. clocks = <&dpll_abe_m2x2_ck>;
  803. reg = <0x01d8>;
  804. ti,dividers = <16>, <32>;
  805. };
  806. abe_sys_clk_div: abe_sys_clk_div {
  807. #clock-cells = <0>;
  808. compatible = "ti,divider-clock";
  809. clocks = <&sys_clkin1>;
  810. reg = <0x0120>;
  811. ti,max-div = <2>;
  812. };
  813. adc_gfclk_mux: adc_gfclk_mux {
  814. #clock-cells = <0>;
  815. compatible = "ti,mux-clock";
  816. clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
  817. reg = <0x01dc>;
  818. };
  819. sys_clk1_dclk_div: sys_clk1_dclk_div {
  820. #clock-cells = <0>;
  821. compatible = "ti,divider-clock";
  822. clocks = <&sys_clkin1>;
  823. ti,max-div = <64>;
  824. reg = <0x01c8>;
  825. ti,index-power-of-two;
  826. };
  827. sys_clk2_dclk_div: sys_clk2_dclk_div {
  828. #clock-cells = <0>;
  829. compatible = "ti,divider-clock";
  830. clocks = <&sys_clkin2>;
  831. ti,max-div = <64>;
  832. reg = <0x01cc>;
  833. ti,index-power-of-two;
  834. };
  835. per_abe_x1_dclk_div: per_abe_x1_dclk_div {
  836. #clock-cells = <0>;
  837. compatible = "ti,divider-clock";
  838. clocks = <&dpll_abe_m2_ck>;
  839. ti,max-div = <64>;
  840. reg = <0x01bc>;
  841. ti,index-power-of-two;
  842. };
  843. dsp_gclk_div: dsp_gclk_div {
  844. #clock-cells = <0>;
  845. compatible = "ti,divider-clock";
  846. clocks = <&dpll_dsp_m2_ck>;
  847. ti,max-div = <64>;
  848. reg = <0x018c>;
  849. ti,index-power-of-two;
  850. };
  851. gpu_dclk: gpu_dclk {
  852. #clock-cells = <0>;
  853. compatible = "ti,divider-clock";
  854. clocks = <&dpll_gpu_m2_ck>;
  855. ti,max-div = <64>;
  856. reg = <0x01a0>;
  857. ti,index-power-of-two;
  858. };
  859. emif_phy_dclk_div: emif_phy_dclk_div {
  860. #clock-cells = <0>;
  861. compatible = "ti,divider-clock";
  862. clocks = <&dpll_ddr_m2_ck>;
  863. ti,max-div = <64>;
  864. reg = <0x0190>;
  865. ti,index-power-of-two;
  866. };
  867. gmac_250m_dclk_div: gmac_250m_dclk_div {
  868. #clock-cells = <0>;
  869. compatible = "ti,divider-clock";
  870. clocks = <&dpll_gmac_m2_ck>;
  871. ti,max-div = <64>;
  872. reg = <0x019c>;
  873. ti,index-power-of-two;
  874. };
  875. l3init_480m_dclk_div: l3init_480m_dclk_div {
  876. #clock-cells = <0>;
  877. compatible = "ti,divider-clock";
  878. clocks = <&dpll_usb_m2_ck>;
  879. ti,max-div = <64>;
  880. reg = <0x01ac>;
  881. ti,index-power-of-two;
  882. };
  883. usb_otg_dclk_div: usb_otg_dclk_div {
  884. #clock-cells = <0>;
  885. compatible = "ti,divider-clock";
  886. clocks = <&usb_otg_clkin_ck>;
  887. ti,max-div = <64>;
  888. reg = <0x0184>;
  889. ti,index-power-of-two;
  890. };
  891. sata_dclk_div: sata_dclk_div {
  892. #clock-cells = <0>;
  893. compatible = "ti,divider-clock";
  894. clocks = <&sys_clkin1>;
  895. ti,max-div = <64>;
  896. reg = <0x01c0>;
  897. ti,index-power-of-two;
  898. };
  899. pcie2_dclk_div: pcie2_dclk_div {
  900. #clock-cells = <0>;
  901. compatible = "ti,divider-clock";
  902. clocks = <&dpll_pcie_ref_m2_ck>;
  903. ti,max-div = <64>;
  904. reg = <0x01b8>;
  905. ti,index-power-of-two;
  906. };
  907. pcie_dclk_div: pcie_dclk_div {
  908. #clock-cells = <0>;
  909. compatible = "ti,divider-clock";
  910. clocks = <&apll_pcie_m2_ck>;
  911. ti,max-div = <64>;
  912. reg = <0x01b4>;
  913. ti,index-power-of-two;
  914. };
  915. emu_dclk_div: emu_dclk_div {
  916. #clock-cells = <0>;
  917. compatible = "ti,divider-clock";
  918. clocks = <&sys_clkin1>;
  919. ti,max-div = <64>;
  920. reg = <0x0194>;
  921. ti,index-power-of-two;
  922. };
  923. secure_32k_dclk_div: secure_32k_dclk_div {
  924. #clock-cells = <0>;
  925. compatible = "ti,divider-clock";
  926. clocks = <&secure_32k_clk_src_ck>;
  927. ti,max-div = <64>;
  928. reg = <0x01c4>;
  929. ti,index-power-of-two;
  930. };
  931. clkoutmux0_clk_mux: clkoutmux0_clk_mux {
  932. #clock-cells = <0>;
  933. compatible = "ti,mux-clock";
  934. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  935. reg = <0x0158>;
  936. };
  937. clkoutmux1_clk_mux: clkoutmux1_clk_mux {
  938. #clock-cells = <0>;
  939. compatible = "ti,mux-clock";
  940. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  941. reg = <0x015c>;
  942. };
  943. clkoutmux2_clk_mux: clkoutmux2_clk_mux {
  944. #clock-cells = <0>;
  945. compatible = "ti,mux-clock";
  946. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  947. reg = <0x0160>;
  948. };
  949. custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
  950. #clock-cells = <0>;
  951. compatible = "fixed-factor-clock";
  952. clocks = <&sys_clkin1>;
  953. clock-mult = <1>;
  954. clock-div = <2>;
  955. };
  956. eve_clk: eve_clk {
  957. #clock-cells = <0>;
  958. compatible = "ti,mux-clock";
  959. clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
  960. reg = <0x0180>;
  961. };
  962. hdmi_dpll_clk_mux: hdmi_dpll_clk_mux {
  963. #clock-cells = <0>;
  964. compatible = "ti,mux-clock";
  965. clocks = <&sys_clkin1>, <&sys_clkin2>;
  966. reg = <0x0164>;
  967. };
  968. mlb_clk: mlb_clk {
  969. #clock-cells = <0>;
  970. compatible = "ti,divider-clock";
  971. clocks = <&mlb_clkin_ck>;
  972. ti,max-div = <64>;
  973. reg = <0x0134>;
  974. ti,index-power-of-two;
  975. };
  976. mlbp_clk: mlbp_clk {
  977. #clock-cells = <0>;
  978. compatible = "ti,divider-clock";
  979. clocks = <&mlbp_clkin_ck>;
  980. ti,max-div = <64>;
  981. reg = <0x0130>;
  982. ti,index-power-of-two;
  983. };
  984. per_abe_x1_gfclk2_div: per_abe_x1_gfclk2_div {
  985. #clock-cells = <0>;
  986. compatible = "ti,divider-clock";
  987. clocks = <&dpll_abe_m2_ck>;
  988. ti,max-div = <64>;
  989. reg = <0x0138>;
  990. ti,index-power-of-two;
  991. };
  992. timer_sys_clk_div: timer_sys_clk_div {
  993. #clock-cells = <0>;
  994. compatible = "ti,divider-clock";
  995. clocks = <&sys_clkin1>;
  996. reg = <0x0144>;
  997. ti,max-div = <2>;
  998. };
  999. video1_dpll_clk_mux: video1_dpll_clk_mux {
  1000. #clock-cells = <0>;
  1001. compatible = "ti,mux-clock";
  1002. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1003. reg = <0x0168>;
  1004. };
  1005. video2_dpll_clk_mux: video2_dpll_clk_mux {
  1006. #clock-cells = <0>;
  1007. compatible = "ti,mux-clock";
  1008. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1009. reg = <0x016c>;
  1010. };
  1011. wkupaon_iclk_mux: wkupaon_iclk_mux {
  1012. #clock-cells = <0>;
  1013. compatible = "ti,mux-clock";
  1014. clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
  1015. reg = <0x0108>;
  1016. };
  1017. gpio1_dbclk: gpio1_dbclk {
  1018. #clock-cells = <0>;
  1019. compatible = "ti,gate-clock";
  1020. clocks = <&sys_32k_ck>;
  1021. ti,bit-shift = <8>;
  1022. reg = <0x1838>;
  1023. };
  1024. dcan1_sys_clk_mux: dcan1_sys_clk_mux {
  1025. #clock-cells = <0>;
  1026. compatible = "ti,mux-clock";
  1027. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1028. ti,bit-shift = <24>;
  1029. reg = <0x1888>;
  1030. };
  1031. timer1_gfclk_mux: timer1_gfclk_mux {
  1032. #clock-cells = <0>;
  1033. compatible = "ti,mux-clock";
  1034. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1035. ti,bit-shift = <24>;
  1036. reg = <0x1840>;
  1037. };
  1038. uart10_gfclk_mux: uart10_gfclk_mux {
  1039. #clock-cells = <0>;
  1040. compatible = "ti,mux-clock";
  1041. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1042. ti,bit-shift = <24>;
  1043. reg = <0x1880>;
  1044. };
  1045. };
  1046. &cm_core_clocks {
  1047. dpll_pcie_ref_ck: dpll_pcie_ref_ck {
  1048. #clock-cells = <0>;
  1049. compatible = "ti,omap4-dpll-clock";
  1050. clocks = <&sys_clkin1>, <&sys_clkin1>;
  1051. reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
  1052. };
  1053. dpll_pcie_ref_m2ldo_ck: dpll_pcie_ref_m2ldo_ck {
  1054. #clock-cells = <0>;
  1055. compatible = "ti,divider-clock";
  1056. clocks = <&dpll_pcie_ref_ck>;
  1057. ti,max-div = <31>;
  1058. ti,autoidle-shift = <8>;
  1059. reg = <0x0210>;
  1060. ti,index-starts-at-one;
  1061. ti,invert-autoidle-bit;
  1062. };
  1063. apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 {
  1064. compatible = "ti,mux-clock";
  1065. clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>;
  1066. #clock-cells = <0>;
  1067. reg = <0x021c 0x4>;
  1068. ti,bit-shift = <7>;
  1069. };
  1070. apll_pcie_ck: apll_pcie_ck {
  1071. #clock-cells = <0>;
  1072. compatible = "ti,dra7-apll-clock";
  1073. clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
  1074. reg = <0x021c>, <0x0220>;
  1075. };
  1076. optfclk_pciephy1_32khz: optfclk_pciephy1_32khz@4a0093b0 {
  1077. compatible = "ti,gate-clock";
  1078. clocks = <&sys_32k_ck>;
  1079. #clock-cells = <0>;
  1080. reg = <0x13b0>;
  1081. ti,bit-shift = <8>;
  1082. };
  1083. optfclk_pciephy2_32khz: optfclk_pciephy2_32khz@4a0093b8 {
  1084. compatible = "ti,gate-clock";
  1085. clocks = <&sys_32k_ck>;
  1086. #clock-cells = <0>;
  1087. reg = <0x13b8>;
  1088. ti,bit-shift = <8>;
  1089. };
  1090. optfclk_pciephy_div: optfclk_pciephy_div@4a00821c {
  1091. compatible = "ti,divider-clock";
  1092. clocks = <&apll_pcie_ck>;
  1093. #clock-cells = <0>;
  1094. reg = <0x021c>;
  1095. ti,dividers = <2>, <1>;
  1096. ti,bit-shift = <8>;
  1097. ti,max-div = <2>;
  1098. };
  1099. optfclk_pciephy1_clk: optfclk_pciephy1_clk@4a0093b0 {
  1100. compatible = "ti,gate-clock";
  1101. clocks = <&apll_pcie_ck>;
  1102. #clock-cells = <0>;
  1103. reg = <0x13b0>;
  1104. ti,bit-shift = <9>;
  1105. };
  1106. optfclk_pciephy2_clk: optfclk_pciephy2_clk@4a0093b8 {
  1107. compatible = "ti,gate-clock";
  1108. clocks = <&apll_pcie_ck>;
  1109. #clock-cells = <0>;
  1110. reg = <0x13b8>;
  1111. ti,bit-shift = <9>;
  1112. };
  1113. optfclk_pciephy1_div_clk: optfclk_pciephy1_div_clk@4a0093b0 {
  1114. compatible = "ti,gate-clock";
  1115. clocks = <&optfclk_pciephy_div>;
  1116. #clock-cells = <0>;
  1117. reg = <0x13b0>;
  1118. ti,bit-shift = <10>;
  1119. };
  1120. optfclk_pciephy2_div_clk: optfclk_pciephy2_div_clk@4a0093b8 {
  1121. compatible = "ti,gate-clock";
  1122. clocks = <&optfclk_pciephy_div>;
  1123. #clock-cells = <0>;
  1124. reg = <0x13b8>;
  1125. ti,bit-shift = <10>;
  1126. };
  1127. apll_pcie_clkvcoldo: apll_pcie_clkvcoldo {
  1128. #clock-cells = <0>;
  1129. compatible = "fixed-factor-clock";
  1130. clocks = <&apll_pcie_ck>;
  1131. clock-mult = <1>;
  1132. clock-div = <1>;
  1133. };
  1134. apll_pcie_clkvcoldo_div: apll_pcie_clkvcoldo_div {
  1135. #clock-cells = <0>;
  1136. compatible = "fixed-factor-clock";
  1137. clocks = <&apll_pcie_ck>;
  1138. clock-mult = <1>;
  1139. clock-div = <1>;
  1140. };
  1141. apll_pcie_m2_ck: apll_pcie_m2_ck {
  1142. #clock-cells = <0>;
  1143. compatible = "fixed-factor-clock";
  1144. clocks = <&apll_pcie_ck>;
  1145. clock-mult = <1>;
  1146. clock-div = <1>;
  1147. };
  1148. dpll_per_byp_mux: dpll_per_byp_mux {
  1149. #clock-cells = <0>;
  1150. compatible = "ti,mux-clock";
  1151. clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
  1152. ti,bit-shift = <23>;
  1153. reg = <0x014c>;
  1154. };
  1155. dpll_per_ck: dpll_per_ck {
  1156. #clock-cells = <0>;
  1157. compatible = "ti,omap4-dpll-clock";
  1158. clocks = <&sys_clkin1>, <&dpll_per_byp_mux>;
  1159. reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
  1160. };
  1161. dpll_per_m2_ck: dpll_per_m2_ck {
  1162. #clock-cells = <0>;
  1163. compatible = "ti,divider-clock";
  1164. clocks = <&dpll_per_ck>;
  1165. ti,max-div = <31>;
  1166. ti,autoidle-shift = <8>;
  1167. reg = <0x0150>;
  1168. ti,index-starts-at-one;
  1169. ti,invert-autoidle-bit;
  1170. };
  1171. func_96m_aon_dclk_div: func_96m_aon_dclk_div {
  1172. #clock-cells = <0>;
  1173. compatible = "fixed-factor-clock";
  1174. clocks = <&dpll_per_m2_ck>;
  1175. clock-mult = <1>;
  1176. clock-div = <1>;
  1177. };
  1178. dpll_usb_byp_mux: dpll_usb_byp_mux {
  1179. #clock-cells = <0>;
  1180. compatible = "ti,mux-clock";
  1181. clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
  1182. ti,bit-shift = <23>;
  1183. reg = <0x018c>;
  1184. };
  1185. dpll_usb_ck: dpll_usb_ck {
  1186. #clock-cells = <0>;
  1187. compatible = "ti,omap4-dpll-j-type-clock";
  1188. clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>;
  1189. reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
  1190. };
  1191. dpll_usb_m2_ck: dpll_usb_m2_ck {
  1192. #clock-cells = <0>;
  1193. compatible = "ti,divider-clock";
  1194. clocks = <&dpll_usb_ck>;
  1195. ti,max-div = <127>;
  1196. ti,autoidle-shift = <8>;
  1197. reg = <0x0190>;
  1198. ti,index-starts-at-one;
  1199. ti,invert-autoidle-bit;
  1200. };
  1201. dpll_pcie_ref_m2_ck: dpll_pcie_ref_m2_ck {
  1202. #clock-cells = <0>;
  1203. compatible = "ti,divider-clock";
  1204. clocks = <&dpll_pcie_ref_ck>;
  1205. ti,max-div = <127>;
  1206. ti,autoidle-shift = <8>;
  1207. reg = <0x0210>;
  1208. ti,index-starts-at-one;
  1209. ti,invert-autoidle-bit;
  1210. };
  1211. dpll_per_x2_ck: dpll_per_x2_ck {
  1212. #clock-cells = <0>;
  1213. compatible = "ti,omap4-dpll-x2-clock";
  1214. clocks = <&dpll_per_ck>;
  1215. };
  1216. dpll_per_h11x2_ck: dpll_per_h11x2_ck {
  1217. #clock-cells = <0>;
  1218. compatible = "ti,divider-clock";
  1219. clocks = <&dpll_per_x2_ck>;
  1220. ti,max-div = <63>;
  1221. ti,autoidle-shift = <8>;
  1222. reg = <0x0158>;
  1223. ti,index-starts-at-one;
  1224. ti,invert-autoidle-bit;
  1225. };
  1226. dpll_per_h12x2_ck: dpll_per_h12x2_ck {
  1227. #clock-cells = <0>;
  1228. compatible = "ti,divider-clock";
  1229. clocks = <&dpll_per_x2_ck>;
  1230. ti,max-div = <63>;
  1231. ti,autoidle-shift = <8>;
  1232. reg = <0x015c>;
  1233. ti,index-starts-at-one;
  1234. ti,invert-autoidle-bit;
  1235. };
  1236. dpll_per_h13x2_ck: dpll_per_h13x2_ck {
  1237. #clock-cells = <0>;
  1238. compatible = "ti,divider-clock";
  1239. clocks = <&dpll_per_x2_ck>;
  1240. ti,max-div = <63>;
  1241. ti,autoidle-shift = <8>;
  1242. reg = <0x0160>;
  1243. ti,index-starts-at-one;
  1244. ti,invert-autoidle-bit;
  1245. };
  1246. dpll_per_h14x2_ck: dpll_per_h14x2_ck {
  1247. #clock-cells = <0>;
  1248. compatible = "ti,divider-clock";
  1249. clocks = <&dpll_per_x2_ck>;
  1250. ti,max-div = <63>;
  1251. ti,autoidle-shift = <8>;
  1252. reg = <0x0164>;
  1253. ti,index-starts-at-one;
  1254. ti,invert-autoidle-bit;
  1255. };
  1256. dpll_per_m2x2_ck: dpll_per_m2x2_ck {
  1257. #clock-cells = <0>;
  1258. compatible = "ti,divider-clock";
  1259. clocks = <&dpll_per_x2_ck>;
  1260. ti,max-div = <31>;
  1261. ti,autoidle-shift = <8>;
  1262. reg = <0x0150>;
  1263. ti,index-starts-at-one;
  1264. ti,invert-autoidle-bit;
  1265. };
  1266. dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
  1267. #clock-cells = <0>;
  1268. compatible = "fixed-factor-clock";
  1269. clocks = <&dpll_usb_ck>;
  1270. clock-mult = <1>;
  1271. clock-div = <1>;
  1272. };
  1273. func_128m_clk: func_128m_clk {
  1274. #clock-cells = <0>;
  1275. compatible = "fixed-factor-clock";
  1276. clocks = <&dpll_per_h11x2_ck>;
  1277. clock-mult = <1>;
  1278. clock-div = <2>;
  1279. };
  1280. func_12m_fclk: func_12m_fclk {
  1281. #clock-cells = <0>;
  1282. compatible = "fixed-factor-clock";
  1283. clocks = <&dpll_per_m2x2_ck>;
  1284. clock-mult = <1>;
  1285. clock-div = <16>;
  1286. };
  1287. func_24m_clk: func_24m_clk {
  1288. #clock-cells = <0>;
  1289. compatible = "fixed-factor-clock";
  1290. clocks = <&dpll_per_m2_ck>;
  1291. clock-mult = <1>;
  1292. clock-div = <4>;
  1293. };
  1294. func_48m_fclk: func_48m_fclk {
  1295. #clock-cells = <0>;
  1296. compatible = "fixed-factor-clock";
  1297. clocks = <&dpll_per_m2x2_ck>;
  1298. clock-mult = <1>;
  1299. clock-div = <4>;
  1300. };
  1301. func_96m_fclk: func_96m_fclk {
  1302. #clock-cells = <0>;
  1303. compatible = "fixed-factor-clock";
  1304. clocks = <&dpll_per_m2x2_ck>;
  1305. clock-mult = <1>;
  1306. clock-div = <2>;
  1307. };
  1308. l3init_60m_fclk: l3init_60m_fclk {
  1309. #clock-cells = <0>;
  1310. compatible = "ti,divider-clock";
  1311. clocks = <&dpll_usb_m2_ck>;
  1312. reg = <0x0104>;
  1313. ti,dividers = <1>, <8>;
  1314. };
  1315. clkout2_clk: clkout2_clk {
  1316. #clock-cells = <0>;
  1317. compatible = "ti,gate-clock";
  1318. clocks = <&clkoutmux2_clk_mux>;
  1319. ti,bit-shift = <8>;
  1320. reg = <0x06b0>;
  1321. };
  1322. l3init_960m_gfclk: l3init_960m_gfclk {
  1323. #clock-cells = <0>;
  1324. compatible = "ti,gate-clock";
  1325. clocks = <&dpll_usb_clkdcoldo>;
  1326. ti,bit-shift = <8>;
  1327. reg = <0x06c0>;
  1328. };
  1329. dss_32khz_clk: dss_32khz_clk {
  1330. #clock-cells = <0>;
  1331. compatible = "ti,gate-clock";
  1332. clocks = <&sys_32k_ck>;
  1333. ti,bit-shift = <11>;
  1334. reg = <0x1120>;
  1335. };
  1336. dss_48mhz_clk: dss_48mhz_clk {
  1337. #clock-cells = <0>;
  1338. compatible = "ti,gate-clock";
  1339. clocks = <&func_48m_fclk>;
  1340. ti,bit-shift = <9>;
  1341. reg = <0x1120>;
  1342. };
  1343. dss_dss_clk: dss_dss_clk {
  1344. #clock-cells = <0>;
  1345. compatible = "ti,gate-clock";
  1346. clocks = <&dpll_per_h12x2_ck>;
  1347. ti,bit-shift = <8>;
  1348. reg = <0x1120>;
  1349. ti,set-rate-parent;
  1350. };
  1351. dss_hdmi_clk: dss_hdmi_clk {
  1352. #clock-cells = <0>;
  1353. compatible = "ti,gate-clock";
  1354. clocks = <&hdmi_dpll_clk_mux>;
  1355. ti,bit-shift = <10>;
  1356. reg = <0x1120>;
  1357. };
  1358. dss_video1_clk: dss_video1_clk {
  1359. #clock-cells = <0>;
  1360. compatible = "ti,gate-clock";
  1361. clocks = <&video1_dpll_clk_mux>;
  1362. ti,bit-shift = <12>;
  1363. reg = <0x1120>;
  1364. };
  1365. dss_video2_clk: dss_video2_clk {
  1366. #clock-cells = <0>;
  1367. compatible = "ti,gate-clock";
  1368. clocks = <&video2_dpll_clk_mux>;
  1369. ti,bit-shift = <13>;
  1370. reg = <0x1120>;
  1371. };
  1372. gpio2_dbclk: gpio2_dbclk {
  1373. #clock-cells = <0>;
  1374. compatible = "ti,gate-clock";
  1375. clocks = <&sys_32k_ck>;
  1376. ti,bit-shift = <8>;
  1377. reg = <0x1760>;
  1378. };
  1379. gpio3_dbclk: gpio3_dbclk {
  1380. #clock-cells = <0>;
  1381. compatible = "ti,gate-clock";
  1382. clocks = <&sys_32k_ck>;
  1383. ti,bit-shift = <8>;
  1384. reg = <0x1768>;
  1385. };
  1386. gpio4_dbclk: gpio4_dbclk {
  1387. #clock-cells = <0>;
  1388. compatible = "ti,gate-clock";
  1389. clocks = <&sys_32k_ck>;
  1390. ti,bit-shift = <8>;
  1391. reg = <0x1770>;
  1392. };
  1393. gpio5_dbclk: gpio5_dbclk {
  1394. #clock-cells = <0>;
  1395. compatible = "ti,gate-clock";
  1396. clocks = <&sys_32k_ck>;
  1397. ti,bit-shift = <8>;
  1398. reg = <0x1778>;
  1399. };
  1400. gpio6_dbclk: gpio6_dbclk {
  1401. #clock-cells = <0>;
  1402. compatible = "ti,gate-clock";
  1403. clocks = <&sys_32k_ck>;
  1404. ti,bit-shift = <8>;
  1405. reg = <0x1780>;
  1406. };
  1407. gpio7_dbclk: gpio7_dbclk {
  1408. #clock-cells = <0>;
  1409. compatible = "ti,gate-clock";
  1410. clocks = <&sys_32k_ck>;
  1411. ti,bit-shift = <8>;
  1412. reg = <0x1810>;
  1413. };
  1414. gpio8_dbclk: gpio8_dbclk {
  1415. #clock-cells = <0>;
  1416. compatible = "ti,gate-clock";
  1417. clocks = <&sys_32k_ck>;
  1418. ti,bit-shift = <8>;
  1419. reg = <0x1818>;
  1420. };
  1421. mmc1_clk32k: mmc1_clk32k {
  1422. #clock-cells = <0>;
  1423. compatible = "ti,gate-clock";
  1424. clocks = <&sys_32k_ck>;
  1425. ti,bit-shift = <8>;
  1426. reg = <0x1328>;
  1427. };
  1428. mmc2_clk32k: mmc2_clk32k {
  1429. #clock-cells = <0>;
  1430. compatible = "ti,gate-clock";
  1431. clocks = <&sys_32k_ck>;
  1432. ti,bit-shift = <8>;
  1433. reg = <0x1330>;
  1434. };
  1435. mmc3_clk32k: mmc3_clk32k {
  1436. #clock-cells = <0>;
  1437. compatible = "ti,gate-clock";
  1438. clocks = <&sys_32k_ck>;
  1439. ti,bit-shift = <8>;
  1440. reg = <0x1820>;
  1441. };
  1442. mmc4_clk32k: mmc4_clk32k {
  1443. #clock-cells = <0>;
  1444. compatible = "ti,gate-clock";
  1445. clocks = <&sys_32k_ck>;
  1446. ti,bit-shift = <8>;
  1447. reg = <0x1828>;
  1448. };
  1449. sata_ref_clk: sata_ref_clk {
  1450. #clock-cells = <0>;
  1451. compatible = "ti,gate-clock";
  1452. clocks = <&sys_clkin1>;
  1453. ti,bit-shift = <8>;
  1454. reg = <0x1388>;
  1455. };
  1456. usb_otg_ss1_refclk960m: usb_otg_ss1_refclk960m {
  1457. #clock-cells = <0>;
  1458. compatible = "ti,gate-clock";
  1459. clocks = <&l3init_960m_gfclk>;
  1460. ti,bit-shift = <8>;
  1461. reg = <0x13f0>;
  1462. };
  1463. usb_otg_ss2_refclk960m: usb_otg_ss2_refclk960m {
  1464. #clock-cells = <0>;
  1465. compatible = "ti,gate-clock";
  1466. clocks = <&l3init_960m_gfclk>;
  1467. ti,bit-shift = <8>;
  1468. reg = <0x1340>;
  1469. };
  1470. usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k {
  1471. #clock-cells = <0>;
  1472. compatible = "ti,gate-clock";
  1473. clocks = <&sys_32k_ck>;
  1474. ti,bit-shift = <8>;
  1475. reg = <0x0640>;
  1476. };
  1477. usb_phy2_always_on_clk32k: usb_phy2_always_on_clk32k {
  1478. #clock-cells = <0>;
  1479. compatible = "ti,gate-clock";
  1480. clocks = <&sys_32k_ck>;
  1481. ti,bit-shift = <8>;
  1482. reg = <0x0688>;
  1483. };
  1484. usb_phy3_always_on_clk32k: usb_phy3_always_on_clk32k {
  1485. #clock-cells = <0>;
  1486. compatible = "ti,gate-clock";
  1487. clocks = <&sys_32k_ck>;
  1488. ti,bit-shift = <8>;
  1489. reg = <0x0698>;
  1490. };
  1491. atl_dpll_clk_mux: atl_dpll_clk_mux {
  1492. #clock-cells = <0>;
  1493. compatible = "ti,mux-clock";
  1494. clocks = <&sys_32k_ck>, <&video1_clkin_ck>, <&video2_clkin_ck>, <&hdmi_clkin_ck>;
  1495. ti,bit-shift = <24>;
  1496. reg = <0x0c00>;
  1497. };
  1498. atl_gfclk_mux: atl_gfclk_mux {
  1499. #clock-cells = <0>;
  1500. compatible = "ti,mux-clock";
  1501. clocks = <&l3_iclk_div>, <&dpll_abe_m2_ck>, <&atl_dpll_clk_mux>;
  1502. ti,bit-shift = <26>;
  1503. reg = <0x0c00>;
  1504. };
  1505. gmac_gmii_ref_clk_div: gmac_gmii_ref_clk_div {
  1506. #clock-cells = <0>;
  1507. compatible = "ti,divider-clock";
  1508. clocks = <&dpll_gmac_m2_ck>;
  1509. ti,bit-shift = <24>;
  1510. reg = <0x13d0>;
  1511. ti,dividers = <2>;
  1512. };
  1513. gmac_rft_clk_mux: gmac_rft_clk_mux {
  1514. #clock-cells = <0>;
  1515. compatible = "ti,mux-clock";
  1516. clocks = <&video1_clkin_ck>, <&video2_clkin_ck>, <&dpll_abe_m2_ck>, <&hdmi_clkin_ck>, <&l3_iclk_div>;
  1517. ti,bit-shift = <25>;
  1518. reg = <0x13d0>;
  1519. };
  1520. gpu_core_gclk_mux: gpu_core_gclk_mux {
  1521. #clock-cells = <0>;
  1522. compatible = "ti,mux-clock";
  1523. clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
  1524. ti,bit-shift = <24>;
  1525. reg = <0x1220>;
  1526. };
  1527. gpu_hyd_gclk_mux: gpu_hyd_gclk_mux {
  1528. #clock-cells = <0>;
  1529. compatible = "ti,mux-clock";
  1530. clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
  1531. ti,bit-shift = <26>;
  1532. reg = <0x1220>;
  1533. };
  1534. l3instr_ts_gclk_div: l3instr_ts_gclk_div {
  1535. #clock-cells = <0>;
  1536. compatible = "ti,divider-clock";
  1537. clocks = <&wkupaon_iclk_mux>;
  1538. ti,bit-shift = <24>;
  1539. reg = <0x0e50>;
  1540. ti,dividers = <8>, <16>, <32>;
  1541. };
  1542. mcasp2_ahclkr_mux: mcasp2_ahclkr_mux {
  1543. #clock-cells = <0>;
  1544. compatible = "ti,mux-clock";
  1545. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1546. ti,bit-shift = <28>;
  1547. reg = <0x1860>;
  1548. };
  1549. mcasp2_ahclkx_mux: mcasp2_ahclkx_mux {
  1550. #clock-cells = <0>;
  1551. compatible = "ti,mux-clock";
  1552. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1553. ti,bit-shift = <24>;
  1554. reg = <0x1860>;
  1555. };
  1556. mcasp2_aux_gfclk_mux: mcasp2_aux_gfclk_mux {
  1557. #clock-cells = <0>;
  1558. compatible = "ti,mux-clock";
  1559. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1560. ti,bit-shift = <22>;
  1561. reg = <0x1860>;
  1562. };
  1563. mcasp3_ahclkx_mux: mcasp3_ahclkx_mux {
  1564. #clock-cells = <0>;
  1565. compatible = "ti,mux-clock";
  1566. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1567. ti,bit-shift = <24>;
  1568. reg = <0x1868>;
  1569. };
  1570. mcasp3_aux_gfclk_mux: mcasp3_aux_gfclk_mux {
  1571. #clock-cells = <0>;
  1572. compatible = "ti,mux-clock";
  1573. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1574. ti,bit-shift = <22>;
  1575. reg = <0x1868>;
  1576. };
  1577. mcasp4_ahclkx_mux: mcasp4_ahclkx_mux {
  1578. #clock-cells = <0>;
  1579. compatible = "ti,mux-clock";
  1580. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1581. ti,bit-shift = <24>;
  1582. reg = <0x1898>;
  1583. };
  1584. mcasp4_aux_gfclk_mux: mcasp4_aux_gfclk_mux {
  1585. #clock-cells = <0>;
  1586. compatible = "ti,mux-clock";
  1587. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1588. ti,bit-shift = <22>;
  1589. reg = <0x1898>;
  1590. };
  1591. mcasp5_ahclkx_mux: mcasp5_ahclkx_mux {
  1592. #clock-cells = <0>;
  1593. compatible = "ti,mux-clock";
  1594. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1595. ti,bit-shift = <24>;
  1596. reg = <0x1878>;
  1597. };
  1598. mcasp5_aux_gfclk_mux: mcasp5_aux_gfclk_mux {
  1599. #clock-cells = <0>;
  1600. compatible = "ti,mux-clock";
  1601. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1602. ti,bit-shift = <22>;
  1603. reg = <0x1878>;
  1604. };
  1605. mcasp6_ahclkx_mux: mcasp6_ahclkx_mux {
  1606. #clock-cells = <0>;
  1607. compatible = "ti,mux-clock";
  1608. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1609. ti,bit-shift = <24>;
  1610. reg = <0x1904>;
  1611. };
  1612. mcasp6_aux_gfclk_mux: mcasp6_aux_gfclk_mux {
  1613. #clock-cells = <0>;
  1614. compatible = "ti,mux-clock";
  1615. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1616. ti,bit-shift = <22>;
  1617. reg = <0x1904>;
  1618. };
  1619. mcasp7_ahclkx_mux: mcasp7_ahclkx_mux {
  1620. #clock-cells = <0>;
  1621. compatible = "ti,mux-clock";
  1622. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1623. ti,bit-shift = <24>;
  1624. reg = <0x1908>;
  1625. };
  1626. mcasp7_aux_gfclk_mux: mcasp7_aux_gfclk_mux {
  1627. #clock-cells = <0>;
  1628. compatible = "ti,mux-clock";
  1629. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1630. ti,bit-shift = <22>;
  1631. reg = <0x1908>;
  1632. };
  1633. mcasp8_ahclk_mux: mcasp8_ahclk_mux {
  1634. #clock-cells = <0>;
  1635. compatible = "ti,mux-clock";
  1636. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1637. ti,bit-shift = <22>;
  1638. reg = <0x1890>;
  1639. };
  1640. mcasp8_aux_gfclk_mux: mcasp8_aux_gfclk_mux {
  1641. #clock-cells = <0>;
  1642. compatible = "ti,mux-clock";
  1643. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1644. ti,bit-shift = <24>;
  1645. reg = <0x1890>;
  1646. };
  1647. mmc1_fclk_mux: mmc1_fclk_mux {
  1648. #clock-cells = <0>;
  1649. compatible = "ti,mux-clock";
  1650. clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
  1651. ti,bit-shift = <24>;
  1652. reg = <0x1328>;
  1653. };
  1654. mmc1_fclk_div: mmc1_fclk_div {
  1655. #clock-cells = <0>;
  1656. compatible = "ti,divider-clock";
  1657. clocks = <&mmc1_fclk_mux>;
  1658. ti,bit-shift = <25>;
  1659. ti,max-div = <4>;
  1660. reg = <0x1328>;
  1661. ti,index-power-of-two;
  1662. };
  1663. mmc2_fclk_mux: mmc2_fclk_mux {
  1664. #clock-cells = <0>;
  1665. compatible = "ti,mux-clock";
  1666. clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
  1667. ti,bit-shift = <24>;
  1668. reg = <0x1330>;
  1669. };
  1670. mmc2_fclk_div: mmc2_fclk_div {
  1671. #clock-cells = <0>;
  1672. compatible = "ti,divider-clock";
  1673. clocks = <&mmc2_fclk_mux>;
  1674. ti,bit-shift = <25>;
  1675. ti,max-div = <4>;
  1676. reg = <0x1330>;
  1677. ti,index-power-of-two;
  1678. };
  1679. mmc3_gfclk_mux: mmc3_gfclk_mux {
  1680. #clock-cells = <0>;
  1681. compatible = "ti,mux-clock";
  1682. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1683. ti,bit-shift = <24>;
  1684. reg = <0x1820>;
  1685. };
  1686. mmc3_gfclk_div: mmc3_gfclk_div {
  1687. #clock-cells = <0>;
  1688. compatible = "ti,divider-clock";
  1689. clocks = <&mmc3_gfclk_mux>;
  1690. ti,bit-shift = <25>;
  1691. ti,max-div = <4>;
  1692. reg = <0x1820>;
  1693. ti,index-power-of-two;
  1694. };
  1695. mmc4_gfclk_mux: mmc4_gfclk_mux {
  1696. #clock-cells = <0>;
  1697. compatible = "ti,mux-clock";
  1698. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1699. ti,bit-shift = <24>;
  1700. reg = <0x1828>;
  1701. };
  1702. mmc4_gfclk_div: mmc4_gfclk_div {
  1703. #clock-cells = <0>;
  1704. compatible = "ti,divider-clock";
  1705. clocks = <&mmc4_gfclk_mux>;
  1706. ti,bit-shift = <25>;
  1707. ti,max-div = <4>;
  1708. reg = <0x1828>;
  1709. ti,index-power-of-two;
  1710. };
  1711. qspi_gfclk_mux: qspi_gfclk_mux {
  1712. #clock-cells = <0>;
  1713. compatible = "ti,mux-clock";
  1714. clocks = <&func_128m_clk>, <&dpll_per_h13x2_ck>;
  1715. ti,bit-shift = <24>;
  1716. reg = <0x1838>;
  1717. };
  1718. qspi_gfclk_div: qspi_gfclk_div {
  1719. #clock-cells = <0>;
  1720. compatible = "ti,divider-clock";
  1721. clocks = <&qspi_gfclk_mux>;
  1722. ti,bit-shift = <25>;
  1723. ti,max-div = <4>;
  1724. reg = <0x1838>;
  1725. ti,index-power-of-two;
  1726. };
  1727. timer10_gfclk_mux: timer10_gfclk_mux {
  1728. #clock-cells = <0>;
  1729. compatible = "ti,mux-clock";
  1730. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1731. ti,bit-shift = <24>;
  1732. reg = <0x1728>;
  1733. };
  1734. timer11_gfclk_mux: timer11_gfclk_mux {
  1735. #clock-cells = <0>;
  1736. compatible = "ti,mux-clock";
  1737. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1738. ti,bit-shift = <24>;
  1739. reg = <0x1730>;
  1740. };
  1741. timer13_gfclk_mux: timer13_gfclk_mux {
  1742. #clock-cells = <0>;
  1743. compatible = "ti,mux-clock";
  1744. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1745. ti,bit-shift = <24>;
  1746. reg = <0x17c8>;
  1747. };
  1748. timer14_gfclk_mux: timer14_gfclk_mux {
  1749. #clock-cells = <0>;
  1750. compatible = "ti,mux-clock";
  1751. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1752. ti,bit-shift = <24>;
  1753. reg = <0x17d0>;
  1754. };
  1755. timer15_gfclk_mux: timer15_gfclk_mux {
  1756. #clock-cells = <0>;
  1757. compatible = "ti,mux-clock";
  1758. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1759. ti,bit-shift = <24>;
  1760. reg = <0x17d8>;
  1761. };
  1762. timer16_gfclk_mux: timer16_gfclk_mux {
  1763. #clock-cells = <0>;
  1764. compatible = "ti,mux-clock";
  1765. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1766. ti,bit-shift = <24>;
  1767. reg = <0x1830>;
  1768. };
  1769. timer2_gfclk_mux: timer2_gfclk_mux {
  1770. #clock-cells = <0>;
  1771. compatible = "ti,mux-clock";
  1772. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1773. ti,bit-shift = <24>;
  1774. reg = <0x1738>;
  1775. };
  1776. timer3_gfclk_mux: timer3_gfclk_mux {
  1777. #clock-cells = <0>;
  1778. compatible = "ti,mux-clock";
  1779. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1780. ti,bit-shift = <24>;
  1781. reg = <0x1740>;
  1782. };
  1783. timer4_gfclk_mux: timer4_gfclk_mux {
  1784. #clock-cells = <0>;
  1785. compatible = "ti,mux-clock";
  1786. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1787. ti,bit-shift = <24>;
  1788. reg = <0x1748>;
  1789. };
  1790. timer9_gfclk_mux: timer9_gfclk_mux {
  1791. #clock-cells = <0>;
  1792. compatible = "ti,mux-clock";
  1793. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1794. ti,bit-shift = <24>;
  1795. reg = <0x1750>;
  1796. };
  1797. uart1_gfclk_mux: uart1_gfclk_mux {
  1798. #clock-cells = <0>;
  1799. compatible = "ti,mux-clock";
  1800. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1801. ti,bit-shift = <24>;
  1802. reg = <0x1840>;
  1803. };
  1804. uart2_gfclk_mux: uart2_gfclk_mux {
  1805. #clock-cells = <0>;
  1806. compatible = "ti,mux-clock";
  1807. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1808. ti,bit-shift = <24>;
  1809. reg = <0x1848>;
  1810. };
  1811. uart3_gfclk_mux: uart3_gfclk_mux {
  1812. #clock-cells = <0>;
  1813. compatible = "ti,mux-clock";
  1814. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1815. ti,bit-shift = <24>;
  1816. reg = <0x1850>;
  1817. };
  1818. uart4_gfclk_mux: uart4_gfclk_mux {
  1819. #clock-cells = <0>;
  1820. compatible = "ti,mux-clock";
  1821. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1822. ti,bit-shift = <24>;
  1823. reg = <0x1858>;
  1824. };
  1825. uart5_gfclk_mux: uart5_gfclk_mux {
  1826. #clock-cells = <0>;
  1827. compatible = "ti,mux-clock";
  1828. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1829. ti,bit-shift = <24>;
  1830. reg = <0x1870>;
  1831. };
  1832. uart7_gfclk_mux: uart7_gfclk_mux {
  1833. #clock-cells = <0>;
  1834. compatible = "ti,mux-clock";
  1835. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1836. ti,bit-shift = <24>;
  1837. reg = <0x18d0>;
  1838. };
  1839. uart8_gfclk_mux: uart8_gfclk_mux {
  1840. #clock-cells = <0>;
  1841. compatible = "ti,mux-clock";
  1842. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1843. ti,bit-shift = <24>;
  1844. reg = <0x18e0>;
  1845. };
  1846. uart9_gfclk_mux: uart9_gfclk_mux {
  1847. #clock-cells = <0>;
  1848. compatible = "ti,mux-clock";
  1849. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1850. ti,bit-shift = <24>;
  1851. reg = <0x18e8>;
  1852. };
  1853. vip1_gclk_mux: vip1_gclk_mux {
  1854. #clock-cells = <0>;
  1855. compatible = "ti,mux-clock";
  1856. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1857. ti,bit-shift = <24>;
  1858. reg = <0x1020>;
  1859. };
  1860. vip2_gclk_mux: vip2_gclk_mux {
  1861. #clock-cells = <0>;
  1862. compatible = "ti,mux-clock";
  1863. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1864. ti,bit-shift = <24>;
  1865. reg = <0x1028>;
  1866. };
  1867. vip3_gclk_mux: vip3_gclk_mux {
  1868. #clock-cells = <0>;
  1869. compatible = "ti,mux-clock";
  1870. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1871. ti,bit-shift = <24>;
  1872. reg = <0x1030>;
  1873. };
  1874. };
  1875. &cm_core_clockdomains {
  1876. coreaon_clkdm: coreaon_clkdm {
  1877. compatible = "ti,clockdomain";
  1878. clocks = <&dpll_usb_ck>;
  1879. };
  1880. };
  1881. &scm_conf_clocks {
  1882. dss_deshdcp_clk: dss_deshdcp_clk {
  1883. #clock-cells = <0>;
  1884. compatible = "ti,gate-clock";
  1885. clocks = <&l3_iclk_div>;
  1886. ti,bit-shift = <0>;
  1887. reg = <0x558>;
  1888. };
  1889. };