pico-imx6ul.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Copyright (C) 2015 Technexion Ltd.
  3. *
  4. * Author: Richard Hu <richard.hu@technexion.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/iomux.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/crm_regs.h>
  12. #include <asm/arch/mx6-pins.h>
  13. #include <asm/arch/sys_proto.h>
  14. #include <asm/gpio.h>
  15. #include <asm/imx-common/iomux-v3.h>
  16. #include <asm/io.h>
  17. #include <common.h>
  18. #include <miiphy.h>
  19. #include <netdev.h>
  20. #include <fsl_esdhc.h>
  21. #include <linux/sizes.h>
  22. #include <usb.h>
  23. DECLARE_GLOBAL_DATA_PTR;
  24. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  25. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  26. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  27. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  28. PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
  29. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  30. #define OTG_ID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  31. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  32. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  33. #define MDIO_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
  34. PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST | PAD_CTL_ODE)
  35. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
  36. PAD_CTL_SPEED_HIGH | \
  37. PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
  38. #define ENET_CLK_PAD_CTRL (PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  39. #define RMII_PHY_RESET IMX_GPIO_NR(1, 28)
  40. static iomux_v3_cfg_t const fec_pads[] = {
  41. MX6_PAD_ENET1_TX_EN__ENET2_MDC | MUX_PAD_CTRL(MDIO_PAD_CTRL),
  42. MX6_PAD_ENET1_TX_DATA1__ENET2_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
  43. MX6_PAD_ENET2_TX_DATA0__ENET2_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  44. MX6_PAD_ENET2_TX_DATA1__ENET2_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  45. MX6_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
  46. MX6_PAD_ENET2_TX_EN__ENET2_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  47. MX6_PAD_ENET2_RX_DATA0__ENET2_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  48. MX6_PAD_ENET2_RX_DATA1__ENET2_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  49. MX6_PAD_ENET2_RX_EN__ENET2_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  50. MX6_PAD_ENET2_RX_ER__ENET2_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
  51. MX6_PAD_UART4_TX_DATA__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  52. };
  53. static void setup_iomux_fec(void)
  54. {
  55. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  56. }
  57. int board_eth_init(bd_t *bis)
  58. {
  59. setup_iomux_fec();
  60. gpio_direction_output(RMII_PHY_RESET, 0);
  61. /*
  62. * According to KSZ8081MNX-RNB manual:
  63. * For warm reset, the reset (RST#) pin should be asserted low for a
  64. * minimum of 500μs. The strap-in pin values are read and updated
  65. * at the de-assertion of reset.
  66. */
  67. udelay(500);
  68. gpio_direction_output(RMII_PHY_RESET, 1);
  69. /*
  70. * According to KSZ8081MNX-RNB manual:
  71. * After the de-assertion of reset, wait a minimum of 100μs before
  72. * starting programming on the MIIM (MDC/MDIO) interface.
  73. */
  74. udelay(100);
  75. return fecmxc_initialize(bis);
  76. }
  77. static int setup_fec(void)
  78. {
  79. struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  80. int ret;
  81. clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC2_MASK,
  82. IOMUX_GPR1_FEC2_CLOCK_MUX1_SEL_MASK);
  83. ret = enable_fec_anatop_clock(1, ENET_50MHZ);
  84. if (ret)
  85. return ret;
  86. enable_enet_clk(1);
  87. return 0;
  88. }
  89. int board_phy_config(struct phy_device *phydev)
  90. {
  91. phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x8190);
  92. if (phydev->drv->config)
  93. phydev->drv->config(phydev);
  94. return 0;
  95. }
  96. int dram_init(void)
  97. {
  98. gd->ram_size = imx_ddr_size();
  99. return 0;
  100. }
  101. static iomux_v3_cfg_t const uart6_pads[] = {
  102. MX6_PAD_CSI_MCLK__UART6_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
  103. MX6_PAD_CSI_PIXCLK__UART6_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
  104. };
  105. static iomux_v3_cfg_t const usdhc1_pads[] = {
  106. MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  107. MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  108. MX6_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  109. MX6_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  110. MX6_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  111. MX6_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  112. MX6_PAD_NAND_READY_B__USDHC1_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  113. MX6_PAD_NAND_CE0_B__USDHC1_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  114. MX6_PAD_NAND_CE1_B__USDHC1_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  115. MX6_PAD_NAND_CLE__USDHC1_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  116. };
  117. #define USB_OTHERREGS_OFFSET 0x800
  118. #define UCTRL_PWR_POL (1 << 9)
  119. static iomux_v3_cfg_t const usb_otg_pad[] = {
  120. MX6_PAD_GPIO1_IO00__ANATOP_OTG1_ID | MUX_PAD_CTRL(OTG_ID_PAD_CTRL),
  121. };
  122. static void setup_iomux_uart(void)
  123. {
  124. imx_iomux_v3_setup_multiple_pads(uart6_pads, ARRAY_SIZE(uart6_pads));
  125. }
  126. static void setup_usb(void)
  127. {
  128. imx_iomux_v3_setup_multiple_pads(usb_otg_pad, ARRAY_SIZE(usb_otg_pad));
  129. }
  130. static struct fsl_esdhc_cfg usdhc_cfg[1] = {
  131. {USDHC1_BASE_ADDR},
  132. };
  133. int board_mmc_getcd(struct mmc *mmc)
  134. {
  135. return 1;
  136. }
  137. int board_mmc_init(bd_t *bis)
  138. {
  139. imx_iomux_v3_setup_multiple_pads(usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
  140. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  141. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  142. }
  143. int board_early_init_f(void)
  144. {
  145. setup_iomux_uart();
  146. return 0;
  147. }
  148. int board_usb_phy_mode(int port)
  149. {
  150. if (port == 1)
  151. return USB_INIT_HOST;
  152. else
  153. return USB_INIT_DEVICE;
  154. }
  155. int board_ehci_hcd_init(int port)
  156. {
  157. u32 *usbnc_usb_ctrl;
  158. if (port > 1)
  159. return -EINVAL;
  160. usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
  161. port * 4);
  162. /* Set Power polarity */
  163. setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
  164. return 0;
  165. }
  166. int board_init(void)
  167. {
  168. /* Address of boot parameters */
  169. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  170. setup_fec();
  171. setup_usb();
  172. return 0;
  173. }
  174. int checkboard(void)
  175. {
  176. puts("Board: PICO-IMX6UL-EMMC\n");
  177. return 0;
  178. }