mxc_i2c.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * i2c driver for Freescale i.MX series
  3. *
  4. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  5. * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
  6. *
  7. * Based on i2c-imx.c from linux kernel:
  8. * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
  9. * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
  10. * Copyright (C) 2007 RightHand Technologies, Inc.
  11. * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
  12. *
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/io.h>
  34. #if defined(CONFIG_HARD_I2C)
  35. #include <asm/arch/clock.h>
  36. #include <asm/arch/imx-regs.h>
  37. struct mxc_i2c_regs {
  38. uint32_t iadr;
  39. uint32_t ifdr;
  40. uint32_t i2cr;
  41. uint32_t i2sr;
  42. uint32_t i2dr;
  43. };
  44. #define I2CR_IEN (1 << 7)
  45. #define I2CR_IIEN (1 << 6)
  46. #define I2CR_MSTA (1 << 5)
  47. #define I2CR_MTX (1 << 4)
  48. #define I2CR_TX_NO_AK (1 << 3)
  49. #define I2CR_RSTA (1 << 2)
  50. #define I2SR_ICF (1 << 7)
  51. #define I2SR_IBB (1 << 5)
  52. #define I2SR_IIF (1 << 1)
  53. #define I2SR_RX_NO_AK (1 << 0)
  54. #if defined(CONFIG_SYS_I2C_MX31_PORT1)
  55. #define I2C_BASE 0x43f80000
  56. #define I2C_CLK_OFFSET 26
  57. #elif defined (CONFIG_SYS_I2C_MX31_PORT2)
  58. #define I2C_BASE 0x43f98000
  59. #define I2C_CLK_OFFSET 28
  60. #elif defined (CONFIG_SYS_I2C_MX31_PORT3)
  61. #define I2C_BASE 0x43f84000
  62. #define I2C_CLK_OFFSET 30
  63. #elif defined(CONFIG_SYS_I2C_MX53_PORT1)
  64. #define I2C_BASE I2C1_BASE_ADDR
  65. #elif defined(CONFIG_SYS_I2C_MX53_PORT2)
  66. #define I2C_BASE I2C2_BASE_ADDR
  67. #elif defined(CONFIG_SYS_I2C_MX35_PORT1)
  68. #define I2C_BASE I2C_BASE_ADDR
  69. #else
  70. #error "define CONFIG_SYS_I2C_MX<Processor>_PORTx to use the mx I2C driver"
  71. #endif
  72. #define I2C_MAX_TIMEOUT 10000
  73. static u16 i2c_clk_div[50][2] = {
  74. { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
  75. { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
  76. { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
  77. { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
  78. { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
  79. { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
  80. { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
  81. { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
  82. { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
  83. { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
  84. { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
  85. { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
  86. { 3072, 0x1E }, { 3840, 0x1F }
  87. };
  88. static u8 clk_div;
  89. /*
  90. * Calculate and set proper clock divider
  91. */
  92. static void i2c_imx_set_clk(unsigned int rate)
  93. {
  94. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  95. unsigned int i2c_clk_rate;
  96. unsigned int div;
  97. #if defined(CONFIG_MX31)
  98. struct clock_control_regs *sc_regs =
  99. (struct clock_control_regs *)CCM_BASE;
  100. /* start the required I2C clock */
  101. writel(readl(&sc_regs->cgr0) | (3 << I2C_CLK_OFFSET),
  102. &sc_regs->cgr0);
  103. #endif
  104. /* Divider value calculation */
  105. i2c_clk_rate = mxc_get_clock(MXC_IPG_PERCLK);
  106. div = (i2c_clk_rate + rate - 1) / rate;
  107. if (div < i2c_clk_div[0][0])
  108. clk_div = 0;
  109. else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
  110. clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
  111. else
  112. for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
  113. ;
  114. /* Store divider value */
  115. writeb(i2c_clk_div[clk_div][1], &i2c_regs->ifdr);
  116. }
  117. /*
  118. * Reset I2C Controller
  119. */
  120. void i2c_reset(void)
  121. {
  122. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  123. writeb(0, &i2c_regs->i2cr); /* Reset module */
  124. writeb(0, &i2c_regs->i2sr);
  125. }
  126. /*
  127. * Init I2C Bus
  128. */
  129. void i2c_init(int speed, int unused)
  130. {
  131. i2c_imx_set_clk(speed);
  132. i2c_reset();
  133. }
  134. /*
  135. * Set I2C Speed
  136. */
  137. int i2c_set_bus_speed(unsigned int speed)
  138. {
  139. i2c_init(speed, 0);
  140. return 0;
  141. }
  142. /*
  143. * Get I2C Speed
  144. */
  145. unsigned int i2c_get_bus_speed(void)
  146. {
  147. return mxc_get_clock(MXC_IPG_PERCLK) / i2c_clk_div[clk_div][0];
  148. }
  149. /*
  150. * Wait for bus to be busy (or free if for_busy = 0)
  151. *
  152. * for_busy = 1: Wait for IBB to be asserted
  153. * for_busy = 0: Wait for IBB to be de-asserted
  154. */
  155. int i2c_imx_bus_busy(int for_busy)
  156. {
  157. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  158. unsigned int temp;
  159. int timeout = I2C_MAX_TIMEOUT;
  160. while (timeout--) {
  161. temp = readb(&i2c_regs->i2sr);
  162. if (for_busy && (temp & I2SR_IBB))
  163. return 0;
  164. if (!for_busy && !(temp & I2SR_IBB))
  165. return 0;
  166. udelay(1);
  167. }
  168. return 1;
  169. }
  170. /*
  171. * Wait for transaction to complete
  172. */
  173. int i2c_imx_trx_complete(void)
  174. {
  175. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  176. int timeout = I2C_MAX_TIMEOUT;
  177. while (timeout--) {
  178. if (readb(&i2c_regs->i2sr) & I2SR_IIF) {
  179. writeb(0, &i2c_regs->i2sr);
  180. return 0;
  181. }
  182. udelay(1);
  183. }
  184. return 1;
  185. }
  186. /*
  187. * Check if the transaction was ACKed
  188. */
  189. int i2c_imx_acked(void)
  190. {
  191. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  192. return readb(&i2c_regs->i2sr) & I2SR_RX_NO_AK;
  193. }
  194. /*
  195. * Start the controller
  196. */
  197. int i2c_imx_start(void)
  198. {
  199. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  200. unsigned int temp = 0;
  201. int result;
  202. writeb(i2c_clk_div[clk_div][1], &i2c_regs->ifdr);
  203. /* Enable I2C controller */
  204. writeb(0, &i2c_regs->i2sr);
  205. writeb(I2CR_IEN, &i2c_regs->i2cr);
  206. /* Wait controller to be stable */
  207. udelay(50);
  208. /* Start I2C transaction */
  209. temp = readb(&i2c_regs->i2cr);
  210. temp |= I2CR_MSTA;
  211. writeb(temp, &i2c_regs->i2cr);
  212. result = i2c_imx_bus_busy(1);
  213. if (result)
  214. return result;
  215. temp |= I2CR_MTX | I2CR_TX_NO_AK;
  216. writeb(temp, &i2c_regs->i2cr);
  217. return 0;
  218. }
  219. /*
  220. * Stop the controller
  221. */
  222. void i2c_imx_stop(void)
  223. {
  224. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  225. unsigned int temp = 0;
  226. /* Stop I2C transaction */
  227. temp = readb(&i2c_regs->i2cr);
  228. temp |= ~(I2CR_MSTA | I2CR_MTX);
  229. writeb(temp, &i2c_regs->i2cr);
  230. i2c_imx_bus_busy(0);
  231. /* Disable I2C controller */
  232. writeb(0, &i2c_regs->i2cr);
  233. }
  234. /*
  235. * Set chip address and access mode
  236. *
  237. * read = 1: READ access
  238. * read = 0: WRITE access
  239. */
  240. int i2c_imx_set_chip_addr(uchar chip, int read)
  241. {
  242. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  243. int ret;
  244. writeb((chip << 1) | read, &i2c_regs->i2dr);
  245. ret = i2c_imx_trx_complete();
  246. if (ret)
  247. return ret;
  248. ret = i2c_imx_acked();
  249. if (ret)
  250. return ret;
  251. return ret;
  252. }
  253. /*
  254. * Write register address
  255. */
  256. int i2c_imx_set_reg_addr(uint addr, int alen)
  257. {
  258. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  259. int ret;
  260. int i;
  261. for (i = 0; i < (8 * alen); i += 8) {
  262. writeb((addr >> i) & 0xff, &i2c_regs->i2dr);
  263. ret = i2c_imx_trx_complete();
  264. if (ret)
  265. break;
  266. ret = i2c_imx_acked();
  267. if (ret)
  268. break;
  269. }
  270. return ret;
  271. }
  272. /*
  273. * Try if a chip add given address responds (probe the chip)
  274. */
  275. int i2c_probe(uchar chip)
  276. {
  277. int ret;
  278. ret = i2c_imx_start();
  279. if (ret)
  280. return ret;
  281. ret = i2c_imx_set_chip_addr(chip, 0);
  282. if (ret)
  283. return ret;
  284. i2c_imx_stop();
  285. return ret;
  286. }
  287. /*
  288. * Read data from I2C device
  289. */
  290. int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
  291. {
  292. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  293. int ret;
  294. unsigned int temp;
  295. int i;
  296. ret = i2c_imx_start();
  297. if (ret)
  298. return ret;
  299. /* write slave address */
  300. ret = i2c_imx_set_chip_addr(chip, 0);
  301. if (ret)
  302. return ret;
  303. ret = i2c_imx_set_reg_addr(addr, alen);
  304. if (ret)
  305. return ret;
  306. temp = readb(&i2c_regs->i2cr);
  307. temp |= I2CR_RSTA;
  308. writeb(temp, &i2c_regs->i2cr);
  309. ret = i2c_imx_set_chip_addr(chip, 1);
  310. if (ret)
  311. return ret;
  312. /* setup bus to read data */
  313. temp = readb(&i2c_regs->i2cr);
  314. temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
  315. if (len == 1)
  316. temp |= I2CR_TX_NO_AK;
  317. writeb(temp, &i2c_regs->i2cr);
  318. readb(&i2c_regs->i2dr);
  319. /* read data */
  320. for (i = 0; i < len; i++) {
  321. ret = i2c_imx_trx_complete();
  322. if (ret)
  323. return ret;
  324. /*
  325. * It must generate STOP before read I2DR to prevent
  326. * controller from generating another clock cycle
  327. */
  328. if (i == (len - 1)) {
  329. temp = readb(&i2c_regs->i2cr);
  330. temp &= ~(I2CR_MSTA | I2CR_MTX);
  331. writeb(temp, &i2c_regs->i2cr);
  332. i2c_imx_bus_busy(0);
  333. } else if (i == (len - 2)) {
  334. temp = readb(&i2c_regs->i2cr);
  335. temp |= I2CR_TX_NO_AK;
  336. writeb(temp, &i2c_regs->i2cr);
  337. }
  338. buf[i] = readb(&i2c_regs->i2dr);
  339. }
  340. i2c_imx_stop();
  341. return ret;
  342. }
  343. /*
  344. * Write data to I2C device
  345. */
  346. int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
  347. {
  348. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  349. int ret;
  350. int i;
  351. ret = i2c_imx_start();
  352. if (ret)
  353. return ret;
  354. /* write slave address */
  355. ret = i2c_imx_set_chip_addr(chip, 0);
  356. if (ret)
  357. return ret;
  358. ret = i2c_imx_set_reg_addr(addr, alen);
  359. if (ret)
  360. return ret;
  361. for (i = 0; i < len; i++) {
  362. writeb(buf[i], &i2c_regs->i2dr);
  363. ret = i2c_imx_trx_complete();
  364. if (ret)
  365. return ret;
  366. ret = i2c_imx_acked();
  367. if (ret)
  368. return ret;
  369. }
  370. i2c_imx_stop();
  371. return ret;
  372. }
  373. #endif /* CONFIG_HARD_I2C */