mpddrc.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * Copyright (C) 2013 Atmel Corporation
  3. * Bo Shen <voice.shen@atmel.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/atmel_mpddrc.h>
  10. static inline void atmel_mpddr_op(int mode, u32 ram_address)
  11. {
  12. struct atmel_mpddr *mpddr = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
  13. writel(mode, &mpddr->mr);
  14. writel(0, ram_address);
  15. }
  16. static int ddr2_decodtype_is_seq(u32 cr)
  17. {
  18. #if defined(CONFIG_SAMA5D3) || defined(CONFIG_SAMA5D4)
  19. if (cr & ATMEL_MPDDRC_CR_DECOD_INTERLEAVED)
  20. return 0;
  21. #endif
  22. return 1;
  23. }
  24. int ddr2_init(const unsigned int ram_address,
  25. const struct atmel_mpddr *mpddr_value)
  26. {
  27. struct atmel_mpddr *mpddr = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
  28. u32 ba_off, cr;
  29. /* Compute bank offset according to NC in configuration register */
  30. ba_off = (mpddr_value->cr & ATMEL_MPDDRC_CR_NC_MASK) + 9;
  31. if (ddr2_decodtype_is_seq(mpddr_value->cr))
  32. ba_off += ((mpddr_value->cr & ATMEL_MPDDRC_CR_NR_MASK) >> 2) + 11;
  33. ba_off += (mpddr_value->md & ATMEL_MPDDRC_MD_DBW_MASK) ? 1 : 2;
  34. /* Program the memory device type into the memory device register */
  35. writel(mpddr_value->md, &mpddr->md);
  36. /* Program the configuration register */
  37. writel(mpddr_value->cr, &mpddr->cr);
  38. /* Program the timing register */
  39. writel(mpddr_value->tpr0, &mpddr->tpr0);
  40. writel(mpddr_value->tpr1, &mpddr->tpr1);
  41. writel(mpddr_value->tpr2, &mpddr->tpr2);
  42. /* Issue a NOP command */
  43. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_NOP_CMD, ram_address);
  44. /* A 200 us is provided to precede any signal toggle */
  45. udelay(200);
  46. /* Issue a NOP command */
  47. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_NOP_CMD, ram_address);
  48. /* Issue an all banks precharge command */
  49. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_PRCGALL_CMD, ram_address);
  50. /* Issue an extended mode register set(EMRS2) to choose operation */
  51. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  52. ram_address + (0x2 << ba_off));
  53. /* Issue an extended mode register set(EMRS3) to set EMSR to 0 */
  54. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  55. ram_address + (0x3 << ba_off));
  56. /*
  57. * Issue an extended mode register set(EMRS1) to enable DLL and
  58. * program D.I.C (output driver impedance control)
  59. */
  60. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  61. ram_address + (0x1 << ba_off));
  62. /* Enable DLL reset */
  63. cr = readl(&mpddr->cr);
  64. writel(cr | ATMEL_MPDDRC_CR_DLL_RESET_ENABLED, &mpddr->cr);
  65. /* A mode register set(MRS) cycle is issued to reset DLL */
  66. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_LMR_CMD, ram_address);
  67. /* Issue an all banks precharge command */
  68. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_PRCGALL_CMD, ram_address);
  69. /* Two auto-refresh (CBR) cycles are provided */
  70. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_RFSH_CMD, ram_address);
  71. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_RFSH_CMD, ram_address);
  72. /* Disable DLL reset */
  73. cr = readl(&mpddr->cr);
  74. writel(cr & (~ATMEL_MPDDRC_CR_DLL_RESET_ENABLED), &mpddr->cr);
  75. /* A mode register set (MRS) cycle is issued to disable DLL reset */
  76. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_LMR_CMD, ram_address);
  77. /* Set OCD calibration in default state */
  78. cr = readl(&mpddr->cr);
  79. writel(cr | ATMEL_MPDDRC_CR_OCD_DEFAULT, &mpddr->cr);
  80. /*
  81. * An extended mode register set (EMRS1) cycle is issued
  82. * to OCD default value
  83. */
  84. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  85. ram_address + (0x1 << ba_off));
  86. /* OCD calibration mode exit */
  87. cr = readl(&mpddr->cr);
  88. writel(cr & (~ATMEL_MPDDRC_CR_OCD_DEFAULT), &mpddr->cr);
  89. /*
  90. * An extended mode register set (EMRS1) cycle is issued
  91. * to enable OCD exit
  92. */
  93. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD,
  94. ram_address + (0x1 << ba_off));
  95. /* A nornal mode command is provided */
  96. atmel_mpddr_op(ATMEL_MPDDRC_MR_MODE_NORMAL_CMD, ram_address);
  97. /* Perform a write access to any DDR2-SDRAM address */
  98. writel(0, ram_address);
  99. /* Write the refresh rate */
  100. writel(mpddr_value->rtr, &mpddr->rtr);
  101. return 0;
  102. }