init.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * Copyright (C) 2004 Embedded Edge, LLC
  3. * Dan Malek <dan@embeddededge.com>
  4. * Copied from ADS85xx.
  5. * Updates for Silicon Tx GP3 8560. We only support 32-bit flash
  6. * and DDR with SPD EEPROM configuration.
  7. *
  8. * Copyright 2004 Freescale Semiconductor.
  9. * Copyright (C) 2002,2003, Motorola Inc.
  10. * Xianghua Xiao <X.Xiao@motorola.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <ppc_asm.tmpl>
  31. #include <ppc_defs.h>
  32. #include <asm/cache.h>
  33. #include <asm/mmu.h>
  34. #include <config.h>
  35. #include <mpc85xx.h>
  36. /*
  37. * TLB0 and TLB1 Entries
  38. *
  39. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  40. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  41. * these TLB entries are established.
  42. *
  43. * The TLB entries for DDR are dynamically setup in spd_sdram()
  44. * and use TLB1 Entries 8 through 15 as needed according to the
  45. * size of DDR memory.
  46. *
  47. * MAS0: tlbsel, esel, nv
  48. * MAS1: valid, iprot, tid, ts, tsize
  49. * MAS2: epn, x0, x1, w, i, m, g, e
  50. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  51. */
  52. #define entry_start \
  53. mflr r1 ; \
  54. bl 0f ;
  55. #define entry_end \
  56. 0: mflr r0 ; \
  57. mtlr r1 ; \
  58. blr ;
  59. .section .bootpg, "ax"
  60. .globl tlb1_entry
  61. tlb1_entry:
  62. entry_start
  63. /*
  64. * Number of TLB0 and TLB1 entries in the following table
  65. */
  66. .long 13
  67. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  68. /*
  69. * TLB0 4K Non-cacheable, guarded
  70. * 0xff700000 4K Initial CCSRBAR mapping
  71. *
  72. * This ends up at a TLB0 Index==0 entry, and must not collide
  73. * with other TLB0 Entries.
  74. */
  75. .long FSL_BOOKE_MAS0(0, 0, 0)
  76. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  77. .long FSL_BOOKE_MAS2(CFG_CCSRBAR_DEFAULT, (MAS2_I|MAS2_G))
  78. .long FSL_BOOKE_MAS3(CFG_CCSRBAR_DEFAULT, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  79. #else
  80. #error("Update the number of table entries in tlb1_entry")
  81. #endif
  82. /*
  83. * TLB0 16K Cacheable, non-guarded
  84. * 0xd001_0000 16K Temporary Global data for initialization
  85. *
  86. * Use four 4K TLB0 entries. These entries must be cacheable
  87. * as they provide the bootstrap memory before the memory
  88. * controler and real memory have been configured.
  89. *
  90. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  91. * and must not collide with other TLB0 entries.
  92. */
  93. .long FSL_BOOKE_MAS0(0, 0, 0)
  94. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  95. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, 0)
  96. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  97. .long FSL_BOOKE_MAS0(0, 0, 0)
  98. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  99. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 4 * 1024, 0)
  100. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 4 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  101. .long FSL_BOOKE_MAS0(0, 0, 0)
  102. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  103. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 8 * 1024, 0)
  104. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 8 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  105. .long FSL_BOOKE_MAS0(0, 0, 0)
  106. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  107. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 12 * 1024, 0)
  108. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 12 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  109. /*
  110. * TLB 0: 16M Non-cacheable, guarded
  111. * 0xff000000 16M FLASH
  112. * Out of reset this entry is only 4K.
  113. */
  114. .long FSL_BOOKE_MAS0(1, 0, 0)
  115. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  116. .long FSL_BOOKE_MAS2(CFG_FLASH_BASE, (MAS2_I|MAS2_G))
  117. .long FSL_BOOKE_MAS3(CFG_FLASH_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  118. /*
  119. * TLB 1: 256M Non-cacheable, guarded
  120. * 0x80000000 256M PCI1 MEM First half
  121. */
  122. .long FSL_BOOKE_MAS0(1, 1, 0)
  123. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  124. .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_PHYS, (MAS2_I|MAS2_G))
  125. .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_PHYS, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  126. /*
  127. * TLB 2: 256M Non-cacheable, guarded
  128. * 0x90000000 256M PCI1 MEM Second half
  129. */
  130. .long FSL_BOOKE_MAS0(1, 2, 0)
  131. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  132. .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_PHYS + 0x10000000, (MAS2_I|MAS2_G))
  133. .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_PHYS + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  134. /*
  135. * TLB 3: 256M Non-cacheable, guarded
  136. * 0xc0000000 256M Rapid IO MEM First half
  137. */
  138. .long FSL_BOOKE_MAS0(1, 3, 0)
  139. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  140. .long FSL_BOOKE_MAS2(CFG_RIO_MEM_BASE, (MAS2_I|MAS2_G))
  141. .long FSL_BOOKE_MAS3(CFG_RIO_MEM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  142. /*
  143. * TLB 4: 256M Non-cacheable, guarded
  144. * 0xd0000000 256M Rapid IO MEM Second half
  145. */
  146. .long FSL_BOOKE_MAS0(1, 4, 0)
  147. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  148. .long FSL_BOOKE_MAS2(CFG_RIO_MEM_BASE + 0x10000000, (MAS2_I|MAS2_G))
  149. .long FSL_BOOKE_MAS3(CFG_RIO_MEM_BASE + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  150. /*
  151. * TLB 5: 64M Non-cacheable, guarded
  152. * 0xe000_0000 1M CCSRBAR
  153. * 0xe200_0000 16M PCI1 IO
  154. */
  155. .long FSL_BOOKE_MAS0(1, 5, 0)
  156. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  157. .long FSL_BOOKE_MAS2(CFG_CCSRBAR, (MAS2_I|MAS2_G))
  158. .long FSL_BOOKE_MAS3(CFG_CCSRBAR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  159. /*
  160. * TLB 6: 64M Cacheable, non-guarded
  161. * 0xf000_0000 64M LBC SDRAM
  162. */
  163. .long FSL_BOOKE_MAS0(1, 6, 0)
  164. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  165. .long FSL_BOOKE_MAS2(CFG_LBC_SDRAM_BASE, 0)
  166. .long FSL_BOOKE_MAS3(CFG_LBC_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  167. /*
  168. * TLB 7: 16K Non-cacheable, guarded
  169. * 0xfc000000 16K Configuration Latch register
  170. */
  171. .long FSL_BOOKE_MAS0(1, 7, 0)
  172. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64K)
  173. .long FSL_BOOKE_MAS2(CFG_LBC_LCLDEVS_BASE, (MAS2_I|MAS2_G))
  174. .long FSL_BOOKE_MAS3(CFG_LBC_LCLDEVS_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  175. #if !defined(CONFIG_SPD_EEPROM)
  176. /*
  177. * TLB 8, 9: 128M DDR
  178. * 0x00000000 64M DDR System memory
  179. * 0x04000000 64M DDR System memory
  180. * Without SPD EEPROM configured DDR, this must be setup manually.
  181. * Make sure the TLB count at the top of this table is correct.
  182. * Likely it needs to be increased by two for these entries.
  183. */
  184. #error("Update the number of table entries in tlb1_entry")
  185. .long FSL_BOOKE_MAS0(1, 8, 0)
  186. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  187. .long FSL_BOOKE_MAS2(CFG_DDR_SDRAM_BASE, 0)
  188. .long FSL_BOOKE_MAS3(CFG_DDR_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  189. .long FSL_BOOKE_MAS0(1, 9, 0)
  190. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  191. .long FSL_BOOKE_MAS2(CFG_DDR_SDRAM_BASE + 0x4000000, 0)
  192. .long FSL_BOOKE_MAS3(CFG_DDR_SDRAM_BASE + 0x4000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  193. #endif
  194. entry_end