init.S 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. *
  5. * Copyright 2004 Freescale Semiconductor.
  6. * Copyright 2002,2003, Motorola Inc.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <ppc_asm.tmpl>
  27. #include <ppc_defs.h>
  28. #include <asm/cache.h>
  29. #include <asm/mmu.h>
  30. #include <config.h>
  31. #include <mpc85xx.h>
  32. /*
  33. * TLB0 and TLB1 Entries
  34. *
  35. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  36. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  37. * these TLB entries are established.
  38. *
  39. * The TLB entries for DDR are dynamically setup in spd_sdram()
  40. * and use TLB1 Entries 8 through 15 as needed according to the
  41. * size of DDR memory.
  42. *
  43. * MAS0: tlbsel, esel, nv
  44. * MAS1: valid, iprot, tid, ts, tsize
  45. * MAS2: epn, x0, x1, w, i, m, g, e
  46. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  47. */
  48. #define entry_start \
  49. mflr r1 ; \
  50. bl 0f ;
  51. #define entry_end \
  52. 0: mflr r0 ; \
  53. mtlr r1 ; \
  54. blr ;
  55. .section .bootpg, "ax"
  56. .globl tlb1_entry
  57. tlb1_entry:
  58. entry_start
  59. /*
  60. * Number of TLB0 and TLB1 entries in the following table
  61. */
  62. .long 13
  63. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  64. /*
  65. * TLB0 4K Non-cacheable, guarded
  66. * 0xff700000 4K Initial CCSRBAR mapping
  67. *
  68. * This ends up at a TLB0 Index==0 entry, and must not collide
  69. * with other TLB0 Entries.
  70. */
  71. .long FSL_BOOKE_MAS0(0, 0, 0)
  72. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  73. .long FSL_BOOKE_MAS2(CFG_CCSRBAR_DEFAULT, (MAS2_I|MAS2_G))
  74. .long FSL_BOOKE_MAS3(CFG_CCSRBAR_DEFAULT, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  75. #else
  76. #error("Update the number of table entries in tlb1_entry")
  77. #endif
  78. /*
  79. * TLB0 16K Cacheable, non-guarded
  80. * 0xe4010000 16K Temporary Global data for initialization
  81. *
  82. * Use four 4K TLB0 entries. These entries must be cacheable
  83. * as they provide the bootstrap memory before the memory
  84. * controler and real memory have been configured.
  85. *
  86. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  87. * and must not collide with other TLB0 entries.
  88. */
  89. .long FSL_BOOKE_MAS0(0, 0, 0)
  90. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  91. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, 0)
  92. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  93. .long FSL_BOOKE_MAS0(0, 0, 0)
  94. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  95. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 4 * 1024, 0)
  96. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 4 * 1024, 0,
  97. (MAS3_SX|MAS3_SW|MAS3_SR))
  98. .long FSL_BOOKE_MAS0(0, 0, 0)
  99. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  100. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 8 * 1024, 0)
  101. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 8 * 1024, 0,
  102. (MAS3_SX|MAS3_SW|MAS3_SR))
  103. .long FSL_BOOKE_MAS0(0, 0, 0)
  104. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  105. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 12 * 1024, 0)
  106. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 12 * 1024, 0,
  107. (MAS3_SX|MAS3_SW|MAS3_SR))
  108. /*
  109. * TLB 0: 16M Non-cacheable, guarded
  110. * 0xff800000 16M TLB for 8MB FLASH
  111. * Out of reset this entry is only 4K.
  112. */
  113. .long FSL_BOOKE_MAS0(1, 0, 0)
  114. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  115. .long FSL_BOOKE_MAS2(CFG_FLASH_BASE, (MAS2_I|MAS2_G))
  116. .long FSL_BOOKE_MAS3(CFG_FLASH_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  117. /*
  118. * TLB 1: 256M Non-cacheable, guarded
  119. * 0x80000000 256M PCI1 MEM First half
  120. */
  121. .long FSL_BOOKE_MAS0(1, 1, 0)
  122. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  123. .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_PHYS, (MAS2_I|MAS2_G))
  124. .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_PHYS, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  125. /*
  126. * TLB 2: 256M Non-cacheable, guarded
  127. * 0x90000000 256M PCI1 MEM Second half
  128. */
  129. .long FSL_BOOKE_MAS0(1, 2, 0)
  130. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  131. .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_PHYS + 0x10000000, (MAS2_I|MAS2_G))
  132. .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_PHYS + 0x10000000, 0,
  133. (MAS3_SX|MAS3_SW|MAS3_SR))
  134. /*
  135. * TLB 3: 256M Cacheable, non-guarded
  136. * 0x0 256M DDR SDRAM
  137. */
  138. #if !defined(CONFIG_SPD_EEPROM)
  139. .long FSL_BOOKE_MAS0(1, 3, 0)
  140. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  141. .long FSL_BOOKE_MAS2(CFG_DDR_SDRAM_BASE, 0)
  142. .long FSL_BOOKE_MAS3(CFG_DDR_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  143. #endif
  144. /*
  145. * TLB 4: 64M Non-cacheable, guarded
  146. * 0xe0000000 1M CCSRBAR
  147. * 0xe2000000 16M PCI1 IO
  148. */
  149. .long FSL_BOOKE_MAS0(1, 4, 0)
  150. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  151. .long FSL_BOOKE_MAS2(CFG_CCSRBAR, (MAS2_I|MAS2_G))
  152. .long FSL_BOOKE_MAS3(CFG_CCSRBAR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  153. /*
  154. * TLB 5: 64M Cacheable, non-guarded
  155. * 0xf0000000 64M LBC SDRAM
  156. */
  157. .long FSL_BOOKE_MAS0(1, 5, 0)
  158. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  159. .long FSL_BOOKE_MAS2(CFG_LBC_SDRAM_BASE, 0)
  160. .long FSL_BOOKE_MAS3(CFG_LBC_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  161. /*
  162. * TLB 6: 16M Cacheable, non-guarded
  163. * 0xf8000000 1M 7-segment LED display
  164. * 0xf8100000 1M User switches
  165. * 0xf8300000 1M Board revision
  166. * 0xf8b00000 1M EEPROM
  167. */
  168. .long FSL_BOOKE_MAS0(1, 6, 0)
  169. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  170. .long FSL_BOOKE_MAS2(CFG_EPLD_BASE, 0)
  171. .long FSL_BOOKE_MAS3(CFG_EPLD_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  172. entry_end