meson-gxl-usb3.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * Meson GXL USB3 PHY driver
  3. *
  4. * Copyright (C) 2018 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  5. * Copyright (C) 2018 BayLibre, SAS
  6. * Author: Neil Armstrong <narmstron@baylibre.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <asm/io.h>
  12. #include <bitfield.h>
  13. #include <dm.h>
  14. #include <errno.h>
  15. #include <generic-phy.h>
  16. #include <regmap.h>
  17. #include <clk.h>
  18. #include <linux/bitops.h>
  19. #include <linux/compat.h>
  20. #include <linux/bitfield.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. #define USB_R0 0x00
  23. #define USB_R0_P30_FSEL_MASK GENMASK(5, 0)
  24. #define USB_R0_P30_PHY_RESET BIT(6)
  25. #define USB_R0_P30_TEST_POWERDOWN_HSP BIT(7)
  26. #define USB_R0_P30_TEST_POWERDOWN_SSP BIT(8)
  27. #define USB_R0_P30_ACJT_LEVEL_MASK GENMASK(13, 9)
  28. #define USB_R0_P30_TX_BOOST_LEVEL_MASK GENMASK(16, 14)
  29. #define USB_R0_P30_LANE0_TX2RX_LOOPBACK BIT(17)
  30. #define USB_R0_P30_LANE0_EXT_PCLK_REQ BIT(18)
  31. #define USB_R0_P30_PCS_RX_LOS_MASK_VAL_MASK GENMASK(28, 19)
  32. #define USB_R0_U2D_SS_SCALEDOWN_MODE_MASK GENMASK(30, 29)
  33. #define USB_R0_U2D_ACT BIT(31)
  34. #define USB_R1 0x04
  35. #define USB_R1_U3H_BIGENDIAN_GS BIT(0)
  36. #define USB_R1_U3H_PME_ENABLE BIT(1)
  37. #define USB_R1_U3H_HUB_PORT_OVERCURRENT_MASK GENMASK(6, 2)
  38. #define USB_R1_U3H_HUB_PORT_PERM_ATTACH_MASK GENMASK(11, 7)
  39. #define USB_R1_U3H_HOST_U2_PORT_DISABLE_MASK GENMASK(15, 12)
  40. #define USB_R1_U3H_HOST_U3_PORT_DISABLE BIT(16)
  41. #define USB_R1_U3H_HOST_PORT_POWER_CONTROL_PRESENT BIT(17)
  42. #define USB_R1_U3H_HOST_MSI_ENABLE BIT(18)
  43. #define USB_R1_U3H_FLADJ_30MHZ_REG_MASK GENMASK(24, 19)
  44. #define USB_R1_P30_PCS_TX_SWING_FULL_MASK GENMASK(31, 25)
  45. #define USB_R2 0x08
  46. #define USB_R2_P30_CR_DATA_IN_MASK GENMASK(15, 0)
  47. #define USB_R2_P30_CR_READ BIT(16)
  48. #define USB_R2_P30_CR_WRITE BIT(17)
  49. #define USB_R2_P30_CR_CAP_ADDR BIT(18)
  50. #define USB_R2_P30_CR_CAP_DATA BIT(19)
  51. #define USB_R2_P30_PCS_TX_DEEMPH_3P5DB_MASK GENMASK(25, 20)
  52. #define USB_R2_P30_PCS_TX_DEEMPH_6DB_MASK GENMASK(31, 26)
  53. #define USB_R3 0x0c
  54. #define USB_R3_P30_SSC_ENABLE BIT(0)
  55. #define USB_R3_P30_SSC_RANGE_MASK GENMASK(3, 1)
  56. #define USB_R3_P30_SSC_REF_CLK_SEL_MASK GENMASK(12, 4)
  57. #define USB_R3_P30_REF_SSP_EN BIT(13)
  58. #define USB_R3_P30_LOS_BIAS_MASK GENMASK(18, 16)
  59. #define USB_R3_P30_LOS_LEVEL_MASK GENMASK(23, 19)
  60. #define USB_R3_P30_MPLL_MULTIPLIER_MASK GENMASK(30, 24)
  61. #define USB_R4 0x10
  62. #define USB_R4_P21_PORT_RESET_0 BIT(0)
  63. #define USB_R4_P21_SLEEP_M0 BIT(1)
  64. #define USB_R4_MEM_PD_MASK GENMASK(3, 2)
  65. #define USB_R4_P21_ONLY BIT(4)
  66. #define USB_R5 0x14
  67. #define USB_R5_ID_DIG_SYNC BIT(0)
  68. #define USB_R5_ID_DIG_REG BIT(1)
  69. #define USB_R5_ID_DIG_CFG_MASK GENMASK(3, 2)
  70. #define USB_R5_ID_DIG_EN_0 BIT(4)
  71. #define USB_R5_ID_DIG_EN_1 BIT(5)
  72. #define USB_R5_ID_DIG_CURR BIT(6)
  73. #define USB_R5_ID_DIG_IRQ BIT(7)
  74. #define USB_R5_ID_DIG_TH_MASK GENMASK(15, 8)
  75. #define USB_R5_ID_DIG_CNT_MASK GENMASK(23, 16)
  76. /* read-only register */
  77. #define USB_R6 0x18
  78. #define USB_R6_P30_CR_DATA_OUT_MASK GENMASK(15, 0)
  79. #define USB_R6_P30_CR_ACK BIT(16)
  80. struct phy_meson_gxl_usb3_priv {
  81. struct regmap *regmap;
  82. #if CONFIG_IS_ENABLED(CLK)
  83. struct clk clk;
  84. #endif
  85. };
  86. static int
  87. phy_meson_gxl_usb3_set_host_mode(struct phy_meson_gxl_usb3_priv *priv)
  88. {
  89. uint val;
  90. regmap_read(priv->regmap, USB_R0, &val);
  91. val &= ~USB_R0_U2D_ACT;
  92. regmap_write(priv->regmap, USB_R0, val);
  93. regmap_read(priv->regmap, USB_R4, &val);
  94. val &= ~USB_R4_P21_SLEEP_M0;
  95. regmap_write(priv->regmap, USB_R4, val);
  96. return 0;
  97. }
  98. static int phy_meson_gxl_usb3_power_on(struct phy *phy)
  99. {
  100. struct udevice *dev = phy->dev;
  101. struct phy_meson_gxl_usb3_priv *priv = dev_get_priv(dev);
  102. uint val;
  103. regmap_read(priv->regmap, USB_R5, &val);
  104. val |= USB_R5_ID_DIG_EN_0;
  105. val |= USB_R5_ID_DIG_EN_1;
  106. val &= ~USB_R5_ID_DIG_TH_MASK;
  107. val |= FIELD_PREP(USB_R5_ID_DIG_TH_MASK, 0xff);
  108. regmap_write(priv->regmap, USB_R5, val);
  109. return phy_meson_gxl_usb3_set_host_mode(priv);
  110. }
  111. static int phy_meson_gxl_usb3_power_off(struct phy *phy)
  112. {
  113. struct udevice *dev = phy->dev;
  114. struct phy_meson_gxl_usb3_priv *priv = dev_get_priv(dev);
  115. uint val;
  116. regmap_read(priv->regmap, USB_R5, &val);
  117. val &= ~USB_R5_ID_DIG_EN_0;
  118. val &= ~USB_R5_ID_DIG_EN_1;
  119. regmap_write(priv->regmap, USB_R5, val);
  120. return 0;
  121. }
  122. static int phy_meson_gxl_usb3_init(struct phy *phy)
  123. {
  124. struct udevice *dev = phy->dev;
  125. struct phy_meson_gxl_usb3_priv *priv = dev_get_priv(dev);
  126. uint val;
  127. regmap_read(priv->regmap, USB_R1, &val);
  128. val &= ~USB_R1_U3H_FLADJ_30MHZ_REG_MASK;
  129. val |= FIELD_PREP(USB_R1_U3H_FLADJ_30MHZ_REG_MASK, 0x20);
  130. regmap_write(priv->regmap, USB_R1, val);
  131. return 0;
  132. }
  133. struct phy_ops meson_gxl_usb3_phy_ops = {
  134. .init = phy_meson_gxl_usb3_init,
  135. .power_on = phy_meson_gxl_usb3_power_on,
  136. .power_off = phy_meson_gxl_usb3_power_off,
  137. };
  138. int meson_gxl_usb3_phy_probe(struct udevice *dev)
  139. {
  140. struct phy_meson_gxl_usb3_priv *priv = dev_get_priv(dev);
  141. int ret;
  142. ret = regmap_init_mem(dev, &priv->regmap);
  143. if (ret)
  144. return ret;
  145. #if CONFIG_IS_ENABLED(CLK)
  146. ret = clk_get_by_index(dev, 0, &priv->clk);
  147. if (ret < 0)
  148. return ret;
  149. ret = clk_enable(&priv->clk);
  150. if (ret && ret != -ENOSYS && ret != -ENOTSUPP) {
  151. pr_err("failed to enable PHY clock\n");
  152. clk_free(&priv->clk);
  153. return ret;
  154. }
  155. #endif
  156. return 0;
  157. }
  158. static const struct udevice_id meson_gxl_usb3_phy_ids[] = {
  159. { .compatible = "amlogic,meson-gxl-usb3-phy" },
  160. { }
  161. };
  162. U_BOOT_DRIVER(meson_gxl_usb3_phy) = {
  163. .name = "meson_gxl_usb3_phy",
  164. .id = UCLASS_PHY,
  165. .of_match = meson_gxl_usb3_phy_ids,
  166. .probe = meson_gxl_usb3_phy_probe,
  167. .ops = &meson_gxl_usb3_phy_ops,
  168. .priv_auto_alloc_size = sizeof(struct phy_meson_gxl_usb3_priv),
  169. };