ddr.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <fsl_ddr_dimm_params.h>
  9. #include "ddr.h"
  10. DECLARE_GLOBAL_DATA_PTR;
  11. void fsl_ddr_board_options(memctl_options_t *popts,
  12. dimm_params_t *pdimm,
  13. unsigned int ctrl_num)
  14. {
  15. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  16. ulong ddr_freq;
  17. if (ctrl_num > 3) {
  18. printf("Not supported controller number %d\n", ctrl_num);
  19. return;
  20. }
  21. if (!pdimm->n_ranks)
  22. return;
  23. pbsp = udimms[0];
  24. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  25. * freqency and n_banks specified in board_specific_parameters table.
  26. */
  27. ddr_freq = get_ddr_freq(0) / 1000000;
  28. while (pbsp->datarate_mhz_high) {
  29. if (pbsp->n_ranks == pdimm->n_ranks) {
  30. if (ddr_freq <= pbsp->datarate_mhz_high) {
  31. popts->clk_adjust = pbsp->clk_adjust;
  32. popts->wrlvl_start = pbsp->wrlvl_start;
  33. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  34. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  35. popts->cpo_override = pbsp->cpo_override;
  36. popts->write_data_delay =
  37. pbsp->write_data_delay;
  38. goto found;
  39. }
  40. pbsp_highest = pbsp;
  41. }
  42. pbsp++;
  43. }
  44. if (pbsp_highest) {
  45. printf("Error: board specific timing not found for %lu MT/s\n",
  46. ddr_freq);
  47. printf("Trying to use the highest speed (%u) parameters\n",
  48. pbsp_highest->datarate_mhz_high);
  49. popts->clk_adjust = pbsp_highest->clk_adjust;
  50. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  51. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  52. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  53. } else {
  54. panic("DIMM is not supported by this board");
  55. }
  56. found:
  57. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
  58. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
  59. /* force DDR bus width to 32 bits */
  60. popts->data_bus_width = 1;
  61. popts->otf_burst_chop_en = 0;
  62. popts->burst_length = DDR_BL8;
  63. /*
  64. * Factors to consider for half-strength driver enable:
  65. * - number of DIMMs installed
  66. */
  67. popts->half_strength_driver_enable = 1;
  68. /*
  69. * Write leveling override
  70. */
  71. popts->wrlvl_override = 1;
  72. popts->wrlvl_sample = 0xf;
  73. /*
  74. * Rtt and Rtt_WR override
  75. */
  76. popts->rtt_override = 0;
  77. /* Enable ZQ calibration */
  78. popts->zq_en = 1;
  79. #ifdef CONFIG_SYS_FSL_DDR4
  80. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
  81. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
  82. DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
  83. #else
  84. popts->cswl_override = DDR_CSWL_CS0;
  85. /* DHC_EN =1, ODT = 75 Ohm */
  86. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  87. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  88. #endif
  89. }
  90. #ifdef CONFIG_SYS_DDR_RAW_TIMING
  91. dimm_params_t ddr_raw_timing = {
  92. .n_ranks = 1,
  93. .rank_density = 1073741824u,
  94. .capacity = 1073741824u,
  95. .primary_sdram_width = 32,
  96. .ec_sdram_width = 0,
  97. .registered_dimm = 0,
  98. .mirrored_dimm = 0,
  99. .n_row_addr = 15,
  100. .n_col_addr = 10,
  101. .n_banks_per_sdram_device = 8,
  102. .edc_config = 0,
  103. .burst_lengths_bitmask = 0x0c,
  104. .tckmin_x_ps = 1071,
  105. .caslat_x = 0xfe << 4, /* 5,6,7,8 */
  106. .taa_ps = 13125,
  107. .twr_ps = 15000,
  108. .trcd_ps = 13125,
  109. .trrd_ps = 7500,
  110. .trp_ps = 13125,
  111. .tras_ps = 37500,
  112. .trc_ps = 50625,
  113. .trfc_ps = 160000,
  114. .twtr_ps = 7500,
  115. .trtp_ps = 7500,
  116. .refresh_rate_ps = 7800000,
  117. .tfaw_ps = 37500,
  118. };
  119. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  120. unsigned int controller_number,
  121. unsigned int dimm_number)
  122. {
  123. static const char dimm_model[] = "Fixed DDR on board";
  124. if (((controller_number == 0) && (dimm_number == 0)) ||
  125. ((controller_number == 1) && (dimm_number == 0))) {
  126. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  127. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  128. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  129. }
  130. return 0;
  131. }
  132. #endif
  133. phys_size_t initdram(int board_type)
  134. {
  135. phys_size_t dram_size;
  136. puts("Initializing DDR....using SPD\n");
  137. dram_size = fsl_ddr_sdram();
  138. return dram_size;
  139. }
  140. void dram_init_banksize(void)
  141. {
  142. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  143. gd->bd->bi_dram[0].size = gd->ram_size;
  144. }