fsl_esdhc.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653
  1. /*
  2. * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the pxa mmc code:
  6. * (C) Copyright 2003
  7. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <command.h>
  14. #include <hwconfig.h>
  15. #include <mmc.h>
  16. #include <part.h>
  17. #include <malloc.h>
  18. #include <mmc.h>
  19. #include <fsl_esdhc.h>
  20. #include <fdt_support.h>
  21. #include <asm/io.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. struct fsl_esdhc {
  24. uint dsaddr; /* SDMA system address register */
  25. uint blkattr; /* Block attributes register */
  26. uint cmdarg; /* Command argument register */
  27. uint xfertyp; /* Transfer type register */
  28. uint cmdrsp0; /* Command response 0 register */
  29. uint cmdrsp1; /* Command response 1 register */
  30. uint cmdrsp2; /* Command response 2 register */
  31. uint cmdrsp3; /* Command response 3 register */
  32. uint datport; /* Buffer data port register */
  33. uint prsstat; /* Present state register */
  34. uint proctl; /* Protocol control register */
  35. uint sysctl; /* System Control Register */
  36. uint irqstat; /* Interrupt status register */
  37. uint irqstaten; /* Interrupt status enable register */
  38. uint irqsigen; /* Interrupt signal enable register */
  39. uint autoc12err; /* Auto CMD error status register */
  40. uint hostcapblt; /* Host controller capabilities register */
  41. uint wml; /* Watermark level register */
  42. uint mixctrl; /* For USDHC */
  43. char reserved1[4]; /* reserved */
  44. uint fevt; /* Force event register */
  45. uint admaes; /* ADMA error status register */
  46. uint adsaddr; /* ADMA system address register */
  47. char reserved2[160]; /* reserved */
  48. uint hostver; /* Host controller version register */
  49. char reserved3[4]; /* reserved */
  50. uint dmaerraddr; /* DMA error address register */
  51. char reserved4[4]; /* reserved */
  52. uint dmaerrattr; /* DMA error attribute register */
  53. char reserved5[4]; /* reserved */
  54. uint hostcapblt2; /* Host controller capabilities register 2 */
  55. char reserved6[8]; /* reserved */
  56. uint tcr; /* Tuning control register */
  57. char reserved7[28]; /* reserved */
  58. uint sddirctl; /* SD direction control register */
  59. char reserved8[712]; /* reserved */
  60. uint scr; /* eSDHC control register */
  61. };
  62. /* Return the XFERTYP flags for a given command and data packet */
  63. static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
  64. {
  65. uint xfertyp = 0;
  66. if (data) {
  67. xfertyp |= XFERTYP_DPSEL;
  68. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  69. xfertyp |= XFERTYP_DMAEN;
  70. #endif
  71. if (data->blocks > 1) {
  72. xfertyp |= XFERTYP_MSBSEL;
  73. xfertyp |= XFERTYP_BCEN;
  74. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  75. xfertyp |= XFERTYP_AC12EN;
  76. #endif
  77. }
  78. if (data->flags & MMC_DATA_READ)
  79. xfertyp |= XFERTYP_DTDSEL;
  80. }
  81. if (cmd->resp_type & MMC_RSP_CRC)
  82. xfertyp |= XFERTYP_CCCEN;
  83. if (cmd->resp_type & MMC_RSP_OPCODE)
  84. xfertyp |= XFERTYP_CICEN;
  85. if (cmd->resp_type & MMC_RSP_136)
  86. xfertyp |= XFERTYP_RSPTYP_136;
  87. else if (cmd->resp_type & MMC_RSP_BUSY)
  88. xfertyp |= XFERTYP_RSPTYP_48_BUSY;
  89. else if (cmd->resp_type & MMC_RSP_PRESENT)
  90. xfertyp |= XFERTYP_RSPTYP_48;
  91. #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || defined(CONFIG_LS102XA)
  92. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  93. xfertyp |= XFERTYP_CMDTYP_ABORT;
  94. #endif
  95. return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
  96. }
  97. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  98. /*
  99. * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
  100. */
  101. static void
  102. esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
  103. {
  104. struct fsl_esdhc_cfg *cfg = mmc->priv;
  105. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  106. uint blocks;
  107. char *buffer;
  108. uint databuf;
  109. uint size;
  110. uint irqstat;
  111. uint timeout;
  112. if (data->flags & MMC_DATA_READ) {
  113. blocks = data->blocks;
  114. buffer = data->dest;
  115. while (blocks) {
  116. timeout = PIO_TIMEOUT;
  117. size = data->blocksize;
  118. irqstat = esdhc_read32(&regs->irqstat);
  119. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
  120. && --timeout);
  121. if (timeout <= 0) {
  122. printf("\nData Read Failed in PIO Mode.");
  123. return;
  124. }
  125. while (size && (!(irqstat & IRQSTAT_TC))) {
  126. udelay(100); /* Wait before last byte transfer complete */
  127. irqstat = esdhc_read32(&regs->irqstat);
  128. databuf = in_le32(&regs->datport);
  129. *((uint *)buffer) = databuf;
  130. buffer += 4;
  131. size -= 4;
  132. }
  133. blocks--;
  134. }
  135. } else {
  136. blocks = data->blocks;
  137. buffer = (char *)data->src;
  138. while (blocks) {
  139. timeout = PIO_TIMEOUT;
  140. size = data->blocksize;
  141. irqstat = esdhc_read32(&regs->irqstat);
  142. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
  143. && --timeout);
  144. if (timeout <= 0) {
  145. printf("\nData Write Failed in PIO Mode.");
  146. return;
  147. }
  148. while (size && (!(irqstat & IRQSTAT_TC))) {
  149. udelay(100); /* Wait before last byte transfer complete */
  150. databuf = *((uint *)buffer);
  151. buffer += 4;
  152. size -= 4;
  153. irqstat = esdhc_read32(&regs->irqstat);
  154. out_le32(&regs->datport, databuf);
  155. }
  156. blocks--;
  157. }
  158. }
  159. }
  160. #endif
  161. static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
  162. {
  163. int timeout;
  164. struct fsl_esdhc_cfg *cfg = mmc->priv;
  165. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  166. uint wml_value;
  167. wml_value = data->blocksize/4;
  168. if (data->flags & MMC_DATA_READ) {
  169. if (wml_value > WML_RD_WML_MAX)
  170. wml_value = WML_RD_WML_MAX_VAL;
  171. esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
  172. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  173. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  174. #endif
  175. } else {
  176. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  177. flush_dcache_range((ulong)data->src,
  178. (ulong)data->src+data->blocks
  179. *data->blocksize);
  180. #endif
  181. if (wml_value > WML_WR_WML_MAX)
  182. wml_value = WML_WR_WML_MAX_VAL;
  183. if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
  184. printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
  185. return TIMEOUT;
  186. }
  187. esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
  188. wml_value << 16);
  189. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  190. esdhc_write32(&regs->dsaddr, (u32)data->src);
  191. #endif
  192. }
  193. esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
  194. /* Calculate the timeout period for data transactions */
  195. /*
  196. * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
  197. * 2)Timeout period should be minimum 0.250sec as per SD Card spec
  198. * So, Number of SD Clock cycles for 0.25sec should be minimum
  199. * (SD Clock/sec * 0.25 sec) SD Clock cycles
  200. * = (mmc->clock * 1/4) SD Clock cycles
  201. * As 1) >= 2)
  202. * => (2^(timeout+13)) >= mmc->clock * 1/4
  203. * Taking log2 both the sides
  204. * => timeout + 13 >= log2(mmc->clock/4)
  205. * Rounding up to next power of 2
  206. * => timeout + 13 = log2(mmc->clock/4) + 1
  207. * => timeout + 13 = fls(mmc->clock/4)
  208. */
  209. timeout = fls(mmc->clock/4);
  210. timeout -= 13;
  211. if (timeout > 14)
  212. timeout = 14;
  213. if (timeout < 0)
  214. timeout = 0;
  215. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  216. if ((timeout == 4) || (timeout == 8) || (timeout == 12))
  217. timeout++;
  218. #endif
  219. #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  220. timeout = 0xE;
  221. #endif
  222. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
  223. return 0;
  224. }
  225. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  226. static void check_and_invalidate_dcache_range
  227. (struct mmc_cmd *cmd,
  228. struct mmc_data *data) {
  229. unsigned start = (unsigned)data->dest ;
  230. unsigned size = roundup(ARCH_DMA_MINALIGN,
  231. data->blocks*data->blocksize);
  232. unsigned end = start+size ;
  233. invalidate_dcache_range(start, end);
  234. }
  235. #endif
  236. /*
  237. * Sends a command out on the bus. Takes the mmc pointer,
  238. * a command pointer, and an optional data pointer.
  239. */
  240. static int
  241. esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  242. {
  243. int err = 0;
  244. uint xfertyp;
  245. uint irqstat;
  246. struct fsl_esdhc_cfg *cfg = mmc->priv;
  247. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  248. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  249. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  250. return 0;
  251. #endif
  252. esdhc_write32(&regs->irqstat, -1);
  253. sync();
  254. /* Wait for the bus to be idle */
  255. while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
  256. (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
  257. ;
  258. while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
  259. ;
  260. /* Wait at least 8 SD clock cycles before the next command */
  261. /*
  262. * Note: This is way more than 8 cycles, but 1ms seems to
  263. * resolve timing issues with some cards
  264. */
  265. udelay(1000);
  266. /* Set up for a data transfer if we have one */
  267. if (data) {
  268. err = esdhc_setup_data(mmc, data);
  269. if(err)
  270. return err;
  271. }
  272. /* Figure out the transfer arguments */
  273. xfertyp = esdhc_xfertyp(cmd, data);
  274. /* Mask all irqs */
  275. esdhc_write32(&regs->irqsigen, 0);
  276. /* Send the command */
  277. esdhc_write32(&regs->cmdarg, cmd->cmdarg);
  278. #if defined(CONFIG_FSL_USDHC)
  279. esdhc_write32(&regs->mixctrl,
  280. (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
  281. esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
  282. #else
  283. esdhc_write32(&regs->xfertyp, xfertyp);
  284. #endif
  285. /* Wait for the command to complete */
  286. while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
  287. ;
  288. irqstat = esdhc_read32(&regs->irqstat);
  289. if (irqstat & CMD_ERR) {
  290. err = COMM_ERR;
  291. goto out;
  292. }
  293. if (irqstat & IRQSTAT_CTOE) {
  294. err = TIMEOUT;
  295. goto out;
  296. }
  297. /* Workaround for ESDHC errata ENGcm03648 */
  298. if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
  299. int timeout = 2500;
  300. /* Poll on DATA0 line for cmd with busy signal for 250 ms */
  301. while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
  302. PRSSTAT_DAT0)) {
  303. udelay(100);
  304. timeout--;
  305. }
  306. if (timeout <= 0) {
  307. printf("Timeout waiting for DAT0 to go high!\n");
  308. err = TIMEOUT;
  309. goto out;
  310. }
  311. }
  312. /* Copy the response to the response buffer */
  313. if (cmd->resp_type & MMC_RSP_136) {
  314. u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
  315. cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
  316. cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
  317. cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
  318. cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
  319. cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
  320. cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
  321. cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
  322. cmd->response[3] = (cmdrsp0 << 8);
  323. } else
  324. cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
  325. /* Wait until all of the blocks are transferred */
  326. if (data) {
  327. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  328. esdhc_pio_read_write(mmc, data);
  329. #else
  330. do {
  331. irqstat = esdhc_read32(&regs->irqstat);
  332. if (irqstat & IRQSTAT_DTOE) {
  333. err = TIMEOUT;
  334. goto out;
  335. }
  336. if (irqstat & DATA_ERR) {
  337. err = COMM_ERR;
  338. goto out;
  339. }
  340. } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
  341. if (data->flags & MMC_DATA_READ)
  342. check_and_invalidate_dcache_range(cmd, data);
  343. #endif
  344. }
  345. out:
  346. /* Reset CMD and DATA portions on error */
  347. if (err) {
  348. esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
  349. SYSCTL_RSTC);
  350. while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
  351. ;
  352. if (data) {
  353. esdhc_write32(&regs->sysctl,
  354. esdhc_read32(&regs->sysctl) |
  355. SYSCTL_RSTD);
  356. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
  357. ;
  358. }
  359. }
  360. esdhc_write32(&regs->irqstat, -1);
  361. return err;
  362. }
  363. static void set_sysctl(struct mmc *mmc, uint clock)
  364. {
  365. int div, pre_div;
  366. struct fsl_esdhc_cfg *cfg = mmc->priv;
  367. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  368. int sdhc_clk = cfg->sdhc_clk;
  369. uint clk;
  370. if (clock < mmc->cfg->f_min)
  371. clock = mmc->cfg->f_min;
  372. if (sdhc_clk / 16 > clock) {
  373. for (pre_div = 2; pre_div < 256; pre_div *= 2)
  374. if ((sdhc_clk / pre_div) <= (clock * 16))
  375. break;
  376. } else
  377. pre_div = 2;
  378. for (div = 1; div <= 16; div++)
  379. if ((sdhc_clk / (div * pre_div)) <= clock)
  380. break;
  381. pre_div >>= 1;
  382. div -= 1;
  383. clk = (pre_div << 8) | (div << 4);
  384. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  385. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
  386. udelay(10000);
  387. clk = SYSCTL_PEREN | SYSCTL_CKEN;
  388. esdhc_setbits32(&regs->sysctl, clk);
  389. }
  390. static void esdhc_set_ios(struct mmc *mmc)
  391. {
  392. struct fsl_esdhc_cfg *cfg = mmc->priv;
  393. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  394. /* Set the clock speed */
  395. set_sysctl(mmc, mmc->clock);
  396. /* Set the bus width */
  397. esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
  398. if (mmc->bus_width == 4)
  399. esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
  400. else if (mmc->bus_width == 8)
  401. esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
  402. }
  403. static int esdhc_init(struct mmc *mmc)
  404. {
  405. struct fsl_esdhc_cfg *cfg = mmc->priv;
  406. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  407. int timeout = 1000;
  408. /* Reset the entire host controller */
  409. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  410. /* Wait until the controller is available */
  411. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  412. udelay(1000);
  413. #ifndef ARCH_MXC
  414. /* Enable cache snooping */
  415. esdhc_write32(&regs->scr, 0x00000040);
  416. #endif
  417. esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
  418. /* Set the initial clock speed */
  419. mmc_set_clock(mmc, 400000);
  420. /* Disable the BRR and BWR bits in IRQSTAT */
  421. esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
  422. /* Put the PROCTL reg back to the default */
  423. esdhc_write32(&regs->proctl, PROCTL_INIT);
  424. /* Set timout to the maximum value */
  425. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
  426. return 0;
  427. }
  428. static int esdhc_getcd(struct mmc *mmc)
  429. {
  430. struct fsl_esdhc_cfg *cfg = mmc->priv;
  431. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  432. int timeout = 1000;
  433. #ifdef CONFIG_ESDHC_DETECT_QUIRK
  434. if (CONFIG_ESDHC_DETECT_QUIRK)
  435. return 1;
  436. #endif
  437. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
  438. udelay(1000);
  439. return timeout > 0;
  440. }
  441. static void esdhc_reset(struct fsl_esdhc *regs)
  442. {
  443. unsigned long timeout = 100; /* wait max 100 ms */
  444. /* reset the controller */
  445. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  446. /* hardware clears the bit when it is done */
  447. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  448. udelay(1000);
  449. if (!timeout)
  450. printf("MMC/SD: Reset never completed.\n");
  451. }
  452. static const struct mmc_ops esdhc_ops = {
  453. .send_cmd = esdhc_send_cmd,
  454. .set_ios = esdhc_set_ios,
  455. .init = esdhc_init,
  456. .getcd = esdhc_getcd,
  457. };
  458. int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
  459. {
  460. struct fsl_esdhc *regs;
  461. struct mmc *mmc;
  462. u32 caps, voltage_caps;
  463. if (!cfg)
  464. return -1;
  465. regs = (struct fsl_esdhc *)cfg->esdhc_base;
  466. /* First reset the eSDHC controller */
  467. esdhc_reset(regs);
  468. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
  469. | SYSCTL_IPGEN | SYSCTL_CKEN);
  470. memset(&cfg->cfg, 0, sizeof(cfg->cfg));
  471. voltage_caps = 0;
  472. caps = esdhc_read32(&regs->hostcapblt);
  473. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
  474. caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
  475. ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
  476. #endif
  477. /* T4240 host controller capabilities register should have VS33 bit */
  478. #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  479. caps = caps | ESDHC_HOSTCAPBLT_VS33;
  480. #endif
  481. if (caps & ESDHC_HOSTCAPBLT_VS18)
  482. voltage_caps |= MMC_VDD_165_195;
  483. if (caps & ESDHC_HOSTCAPBLT_VS30)
  484. voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
  485. if (caps & ESDHC_HOSTCAPBLT_VS33)
  486. voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
  487. cfg->cfg.name = "FSL_SDHC";
  488. cfg->cfg.ops = &esdhc_ops;
  489. #ifdef CONFIG_SYS_SD_VOLTAGE
  490. cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
  491. #else
  492. cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  493. #endif
  494. if ((cfg->cfg.voltages & voltage_caps) == 0) {
  495. printf("voltage not supported by controller\n");
  496. return -1;
  497. }
  498. cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
  499. if (cfg->max_bus_width > 0) {
  500. if (cfg->max_bus_width < 8)
  501. cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
  502. if (cfg->max_bus_width < 4)
  503. cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
  504. }
  505. if (caps & ESDHC_HOSTCAPBLT_HSS)
  506. cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  507. #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
  508. if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
  509. cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
  510. #endif
  511. cfg->cfg.f_min = 400000;
  512. cfg->cfg.f_max = min(gd->arch.sdhc_clk, 52000000);
  513. cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  514. mmc = mmc_create(&cfg->cfg, cfg);
  515. if (mmc == NULL)
  516. return -1;
  517. return 0;
  518. }
  519. int fsl_esdhc_mmc_init(bd_t *bis)
  520. {
  521. struct fsl_esdhc_cfg *cfg;
  522. cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
  523. cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
  524. cfg->sdhc_clk = gd->arch.sdhc_clk;
  525. return fsl_esdhc_initialize(bis, cfg);
  526. }
  527. #ifdef CONFIG_OF_LIBFDT
  528. void fdt_fixup_esdhc(void *blob, bd_t *bd)
  529. {
  530. const char *compat = "fsl,esdhc";
  531. #ifdef CONFIG_FSL_ESDHC_PIN_MUX
  532. if (!hwconfig("esdhc")) {
  533. do_fixup_by_compat(blob, compat, "status", "disabled",
  534. 8 + 1, 1);
  535. return;
  536. }
  537. #endif
  538. do_fixup_by_compat_u32(blob, compat, "clock-frequency",
  539. gd->arch.sdhc_clk, 1);
  540. do_fixup_by_compat(blob, compat, "status", "okay",
  541. 4 + 1, 1);
  542. }
  543. #endif