imx31_phycore.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. *
  3. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <s6e63d6.h>
  9. #include <netdev.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/imx-regs.h>
  12. #include <asm/mach-types.h>
  13. #include <asm/arch/sys_proto.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. int dram_init(void)
  16. {
  17. /* dram_init must store complete ramsize in gd->ram_size */
  18. gd->ram_size = get_ram_size((void *)PHYS_SDRAM_1,
  19. PHYS_SDRAM_1_SIZE);
  20. return 0;
  21. }
  22. int board_init(void)
  23. {
  24. gd->bd->bi_arch_number = MACH_TYPE_PCM037; /* board id for linux */
  25. gd->bd->bi_boot_params = (0x80000100); /* adress of boot parameters */
  26. return 0;
  27. }
  28. int board_early_init_f(void)
  29. {
  30. /* CS0: Nor Flash */
  31. static const struct mxc_weimcs cs0 = {
  32. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  33. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 15, 0, 0, 3),
  34. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  35. CSCR_L(1, 0, 0, 0, 0, 1, 5, 0, 0, 0, 1, 1),
  36. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  37. CSCR_A(0, 0, 7, 2, 0, 0, 2, 1, 0, 0, 0, 0, 0, 0)
  38. };
  39. /* CS1: Network Controller */
  40. static const struct mxc_weimcs cs1 = {
  41. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  42. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 31, 0, 0, 6),
  43. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  44. CSCR_L(4, 4, 4, 10, 4, 0, 5, 4, 0, 0, 0, 1),
  45. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  46. CSCR_A(4, 4, 4, 4, 0, 1, 4, 3, 0, 0, 0, 0, 1, 0)
  47. };
  48. /* CS4: SRAM */
  49. static const struct mxc_weimcs cs4 = {
  50. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  51. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 24, 0, 4, 3),
  52. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  53. CSCR_L(2, 2, 2, 5, 2, 0, 5, 2, 0, 0, 0, 1),
  54. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  55. CSCR_A(2, 2, 2, 2, 0, 0, 2, 2, 0, 0, 0, 0, 0, 0)
  56. };
  57. mxc_setup_weimcs(0, &cs0);
  58. mxc_setup_weimcs(1, &cs1);
  59. mxc_setup_weimcs(4, &cs4);
  60. /* setup pins for UART1 */
  61. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  62. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  63. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  64. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  65. /* setup pins for I2C2 (for EEPROM, RTC) */
  66. mx31_gpio_mux(MUX_CSPI2_MOSI__I2C2_SCL);
  67. mx31_gpio_mux(MUX_CSPI2_MISO__I2C2_SDA);
  68. return 0;
  69. }
  70. #ifdef CONFIG_BOARD_LATE_INIT
  71. int board_late_init(void)
  72. {
  73. #ifdef CONFIG_S6E63D6
  74. struct s6e63d6 data = {
  75. /*
  76. * See comment in mxc_spi.c::decode_cs() for .cs field format.
  77. * We use GPIO 57 as a chipselect for the S6E63D6 and chipselect
  78. * 2 of the SPI controller #1, since it is unused.
  79. */
  80. .cs = 2 | (57 << 8),
  81. .bus = 0,
  82. .id = 0,
  83. };
  84. int ret;
  85. /* SPI1 */
  86. mx31_gpio_mux(MUX_CSPI1_SCLK__CSPI1_CLK);
  87. mx31_gpio_mux(MUX_CSPI1_SPI_RDY__CSPI1_DATAREADY_B);
  88. mx31_gpio_mux(MUX_CSPI1_MOSI__CSPI1_MOSI);
  89. mx31_gpio_mux(MUX_CSPI1_MISO__CSPI1_MISO);
  90. mx31_gpio_mux(MUX_CSPI1_SS0__CSPI1_SS0_B);
  91. mx31_gpio_mux(MUX_CSPI1_SS1__CSPI1_SS1_B);
  92. mx31_gpio_mux(MUX_CSPI1_SS2__CSPI1_SS2_B);
  93. /* start SPI1 clock */
  94. __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 2);
  95. /* GPIO 57 */
  96. /* sw_mux_ctl_key_col4_key_col5_key_col6_key_col7 */
  97. mx31_gpio_mux(IOMUX_MODE(0x63, MUX_CTL_GPIO));
  98. /* SPI1 CS2 is free */
  99. ret = s6e63d6_init(&data);
  100. if (ret)
  101. return ret;
  102. /*
  103. * This is a "magic" sequence to initialise a C0240QGLA / C0283QGLC
  104. * OLED display connected to a S6E63D6 SPI display controller in the
  105. * 18 bit RGB mode
  106. */
  107. s6e63d6_index(&data, 2);
  108. s6e63d6_param(&data, 0x0182);
  109. s6e63d6_index(&data, 3);
  110. s6e63d6_param(&data, 0x8130);
  111. s6e63d6_index(&data, 0x10);
  112. s6e63d6_param(&data, 0x0000);
  113. s6e63d6_index(&data, 5);
  114. s6e63d6_param(&data, 0x0001);
  115. s6e63d6_index(&data, 0x22);
  116. #endif
  117. return 0;
  118. }
  119. #endif
  120. int checkboard (void)
  121. {
  122. printf("Board: Phytec phyCore i.MX31\n");
  123. return 0;
  124. }
  125. int board_eth_init(bd_t *bis)
  126. {
  127. int rc = 0;
  128. #ifdef CONFIG_SMC911X
  129. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  130. #endif
  131. return rc;
  132. }