mx31-regs.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. *
  3. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __ASM_ARCH_MX31_REGS_H
  24. #define __ASM_ARCH_MX31_REGS_H
  25. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  26. #include <asm/types.h>
  27. /* Clock control module registers */
  28. struct clock_control_regs {
  29. u32 ccmr;
  30. u32 pdr0;
  31. u32 pdr1;
  32. u32 rcsr;
  33. u32 mpctl;
  34. u32 upctl;
  35. u32 spctl;
  36. u32 cosr;
  37. u32 cgr0;
  38. u32 cgr1;
  39. u32 cgr2;
  40. u32 wimr0;
  41. u32 ldc;
  42. u32 dcvr0;
  43. u32 dcvr1;
  44. u32 dcvr2;
  45. u32 dcvr3;
  46. u32 ltr0;
  47. u32 ltr1;
  48. u32 ltr2;
  49. u32 ltr3;
  50. u32 ltbr0;
  51. u32 ltbr1;
  52. u32 pmcr0;
  53. u32 pmcr1;
  54. u32 pdr2;
  55. };
  56. /* GPIO Registers */
  57. struct gpio_regs {
  58. u32 gpio_dr;
  59. u32 gpio_dir;
  60. u32 gpio_psr;
  61. };
  62. /* Bit definitions for RCSR register in CCM */
  63. #define CCM_RCSR_NF16B (1 << 31)
  64. #define CCM_RCSR_NFMS (1 << 30)
  65. #endif
  66. #define __REG(x) (*((volatile u32 *)(x)))
  67. #define __REG16(x) (*((volatile u16 *)(x)))
  68. #define __REG8(x) (*((volatile u8 *)(x)))
  69. #define CCM_BASE 0x53f80000
  70. #define CCM_CCMR (CCM_BASE + 0x00)
  71. #define CCM_PDR0 (CCM_BASE + 0x04)
  72. #define CCM_PDR1 (CCM_BASE + 0x08)
  73. #define CCM_RCSR (CCM_BASE + 0x0c)
  74. #define CCM_MPCTL (CCM_BASE + 0x10)
  75. #define CCM_UPCTL (CCM_BASE + 0x14)
  76. #define CCM_SPCTL (CCM_BASE + 0x18)
  77. #define CCM_COSR (CCM_BASE + 0x1C)
  78. #define CCM_CGR0 (CCM_BASE + 0x20)
  79. #define CCM_CGR1 (CCM_BASE + 0x24)
  80. #define CCM_CGR2 (CCM_BASE + 0x28)
  81. #define CCMR_MDS (1 << 7)
  82. #define CCMR_SBYCS (1 << 4)
  83. #define CCMR_MPE (1 << 3)
  84. #define CCMR_PRCS_MASK (3 << 1)
  85. #define CCMR_FPM (1 << 1)
  86. #define CCMR_CKIH (2 << 1)
  87. #define PDR0_CSI_PODF(x) (((x) & 0x1ff) << 23)
  88. #define PDR0_PER_PODF(x) (((x) & 0x1f) << 16)
  89. #define PDR0_HSP_PODF(x) (((x) & 0x7) << 11)
  90. #define PDR0_NFC_PODF(x) (((x) & 0x7) << 8)
  91. #define PDR0_IPG_PODF(x) (((x) & 0x3) << 6)
  92. #define PDR0_MAX_PODF(x) (((x) & 0x7) << 3)
  93. #define PDR0_MCU_PODF(x) ((x) & 0x7)
  94. #define PLL_PD(x) (((x) & 0xf) << 26)
  95. #define PLL_MFD(x) (((x) & 0x3ff) << 16)
  96. #define PLL_MFI(x) (((x) & 0xf) << 10)
  97. #define PLL_MFN(x) (((x) & 0x3ff) << 0)
  98. #define WEIM_ESDCTL0 0xB8001000
  99. #define WEIM_ESDCFG0 0xB8001004
  100. #define WEIM_ESDCTL1 0xB8001008
  101. #define WEIM_ESDCFG1 0xB800100C
  102. #define WEIM_ESDMISC 0xB8001010
  103. #define ESDCTL_SDE (1 << 31)
  104. #define ESDCTL_CMD_RW (0 << 28)
  105. #define ESDCTL_CMD_PRECHARGE (1 << 28)
  106. #define ESDCTL_CMD_AUTOREFRESH (2 << 28)
  107. #define ESDCTL_CMD_LOADMODEREG (3 << 28)
  108. #define ESDCTL_CMD_MANUALREFRESH (4 << 28)
  109. #define ESDCTL_ROW_13 (2 << 24)
  110. #define ESDCTL_ROW(x) ((x) << 24)
  111. #define ESDCTL_COL_9 (1 << 20)
  112. #define ESDCTL_COL(x) ((x) << 20)
  113. #define ESDCTL_DSIZ(x) ((x) << 16)
  114. #define ESDCTL_SREFR(x) ((x) << 13)
  115. #define ESDCTL_PWDT(x) ((x) << 10)
  116. #define ESDCTL_FP(x) ((x) << 8)
  117. #define ESDCTL_BL(x) ((x) << 7)
  118. #define ESDCTL_PRCT(x) ((x) << 0)
  119. #define WEIM_BASE 0xb8002000
  120. #define CSCR_U(x) (WEIM_BASE + (x) * 0x10)
  121. #define CSCR_L(x) (WEIM_BASE + 4 + (x) * 0x10)
  122. #define CSCR_A(x) (WEIM_BASE + 8 + (x) * 0x10)
  123. #define IOMUXC_BASE 0x43FAC000
  124. #define IOMUXC_GPR (IOMUXC_BASE + 0x8)
  125. #define IOMUXC_SW_MUX_CTL(x) (IOMUXC_BASE + 0xc + (x) * 4)
  126. #define IOMUXC_SW_PAD_CTL(x) (IOMUXC_BASE + 0x154 + (x) * 4)
  127. #define IPU_BASE 0x53fc0000
  128. #define IPU_CONF IPU_BASE
  129. #define IPU_CONF_PXL_ENDIAN (1<<8)
  130. #define IPU_CONF_DU_EN (1<<7)
  131. #define IPU_CONF_DI_EN (1<<6)
  132. #define IPU_CONF_ADC_EN (1<<5)
  133. #define IPU_CONF_SDC_EN (1<<4)
  134. #define IPU_CONF_PF_EN (1<<3)
  135. #define IPU_CONF_ROT_EN (1<<2)
  136. #define IPU_CONF_IC_EN (1<<1)
  137. #define IPU_CONF_SCI_EN (1<<0)
  138. #define ARM_PPMRR 0x40000015
  139. #define WDOG_BASE 0x53FDC000
  140. /*
  141. * GPIO
  142. */
  143. #define GPIO1_BASE_ADDR 0x53FCC000
  144. #define GPIO2_BASE_ADDR 0x53FD0000
  145. #define GPIO3_BASE_ADDR 0x53FA4000
  146. #define GPIO_DR 0x00000000 /* data register */
  147. #define GPIO_GDIR 0x00000004 /* direction register */
  148. #define GPIO_PSR 0x00000008 /* pad status register */
  149. /*
  150. * Signal Multiplexing (IOMUX)
  151. */
  152. /* bits in the SW_MUX_CTL registers */
  153. #define MUX_CTL_OUT_GPIO_DR (0 << 4)
  154. #define MUX_CTL_OUT_FUNC (1 << 4)
  155. #define MUX_CTL_OUT_ALT1 (2 << 4)
  156. #define MUX_CTL_OUT_ALT2 (3 << 4)
  157. #define MUX_CTL_OUT_ALT3 (4 << 4)
  158. #define MUX_CTL_OUT_ALT4 (5 << 4)
  159. #define MUX_CTL_OUT_ALT5 (6 << 4)
  160. #define MUX_CTL_OUT_ALT6 (7 << 4)
  161. #define MUX_CTL_IN_NONE (0 << 0)
  162. #define MUX_CTL_IN_GPIO (1 << 0)
  163. #define MUX_CTL_IN_FUNC (2 << 0)
  164. #define MUX_CTL_IN_ALT1 (4 << 0)
  165. #define MUX_CTL_IN_ALT2 (8 << 0)
  166. #define MUX_CTL_FUNC (MUX_CTL_OUT_FUNC | MUX_CTL_IN_FUNC)
  167. #define MUX_CTL_ALT1 (MUX_CTL_OUT_ALT1 | MUX_CTL_IN_ALT1)
  168. #define MUX_CTL_ALT2 (MUX_CTL_OUT_ALT2 | MUX_CTL_IN_ALT2)
  169. #define MUX_CTL_GPIO (MUX_CTL_OUT_GPIO_DR | MUX_CTL_IN_GPIO)
  170. /* Register offsets based on IOMUXC_BASE */
  171. /* 0x00 .. 0x7b */
  172. #define MUX_CTL_RTS1 0x7c
  173. #define MUX_CTL_CTS1 0x7d
  174. #define MUX_CTL_DTR_DCE1 0x7e
  175. #define MUX_CTL_DSR_DCE1 0x7f
  176. #define MUX_CTL_CSPI2_SCLK 0x80
  177. #define MUX_CTL_CSPI2_SPI_RDY 0x81
  178. #define MUX_CTL_RXD1 0x82
  179. #define MUX_CTL_TXD1 0x83
  180. #define MUX_CTL_CSPI2_MISO 0x84
  181. #define MUX_CTL_CSPI2_SS0 0x85
  182. #define MUX_CTL_CSPI2_SS1 0x86
  183. #define MUX_CTL_CSPI2_SS2 0x87
  184. #define MUX_CTL_CSPI1_SS2 0x88
  185. #define MUX_CTL_CSPI1_SCLK 0x89
  186. #define MUX_CTL_CSPI1_SPI_RDY 0x8a
  187. #define MUX_CTL_CSPI2_MOSI 0x8b
  188. #define MUX_CTL_CSPI1_MOSI 0x8c
  189. #define MUX_CTL_CSPI1_MISO 0x8d
  190. #define MUX_CTL_CSPI1_SS0 0x8e
  191. #define MUX_CTL_CSPI1_SS1 0x8f
  192. #define MUX_CTL_NFC_WP 0xD0
  193. #define MUX_CTL_NFC_CE 0xD1
  194. #define MUX_CTL_NFC_RB 0xD2
  195. #define MUX_CTL_NFC_WE 0xD4
  196. #define MUX_CTL_NFC_RE 0xD5
  197. #define MUX_CTL_NFC_ALE 0xD6
  198. #define MUX_CTL_NFC_CLE 0xD7
  199. /*
  200. * Helper macros for the MUX_[contact name]__[pin function] macros
  201. */
  202. #define IOMUX_MODE_POS 9
  203. #define IOMUX_MODE(contact, mode) (((mode) << IOMUX_MODE_POS) | (contact))
  204. /*
  205. * These macros can be used in mx31_gpio_mux() and have the form
  206. * MUX_[contact name]__[pin function]
  207. */
  208. #define MUX_RXD1__UART1_RXD_MUX IOMUX_MODE(MUX_CTL_RXD1, MUX_CTL_FUNC)
  209. #define MUX_TXD1__UART1_TXD_MUX IOMUX_MODE(MUX_CTL_TXD1, MUX_CTL_FUNC)
  210. #define MUX_RTS1__UART1_RTS_B IOMUX_MODE(MUX_CTL_RTS1, MUX_CTL_FUNC)
  211. #define MUX_CTS1__UART1_CTS_B IOMUX_MODE(MUX_CTL_CTS1, MUX_CTL_FUNC)
  212. #define MUX_CSPI2_SS0__CSPI2_SS0_B IOMUX_MODE(MUX_CTL_CSPI2_SS0, MUX_CTL_FUNC)
  213. #define MUX_CSPI2_SS1__CSPI2_SS1_B IOMUX_MODE(MUX_CTL_CSPI2_SS1, MUX_CTL_FUNC)
  214. #define MUX_CSPI2_SS2__CSPI2_SS2_B IOMUX_MODE(MUX_CTL_CSPI2_SS2, MUX_CTL_FUNC)
  215. #define MUX_CSPI2_MOSI__CSPI2_MOSI IOMUX_MODE(MUX_CTL_CSPI2_MOSI, MUX_CTL_FUNC)
  216. #define MUX_CSPI2_MISO__CSPI2_MISO IOMUX_MODE(MUX_CTL_CSPI2_MISO, MUX_CTL_FUNC)
  217. #define MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B \
  218. IOMUX_MODE(MUX_CTL_CSPI2_SPI_RDY, MUX_CTL_FUNC)
  219. #define MUX_CSPI2_SCLK__CSPI2_CLK IOMUX_MODE(MUX_CTL_CSPI2_SCLK, MUX_CTL_FUNC)
  220. #define MUX_CSPI1_SS0__CSPI1_SS0_B IOMUX_MODE(MUX_CTL_CSPI1_SS0, MUX_CTL_FUNC)
  221. #define MUX_CSPI1_SS1__CSPI1_SS1_B IOMUX_MODE(MUX_CTL_CSPI1_SS1, MUX_CTL_FUNC)
  222. #define MUX_CSPI1_SS2__CSPI1_SS2_B IOMUX_MODE(MUX_CTL_CSPI1_SS2, MUX_CTL_FUNC)
  223. #define MUX_CSPI1_MOSI__CSPI1_MOSI IOMUX_MODE(MUX_CTL_CSPI1_MOSI, MUX_CTL_FUNC)
  224. #define MUX_CSPI1_MISO__CSPI1_MISO IOMUX_MODE(MUX_CTL_CSPI1_MISO, MUX_CTL_FUNC)
  225. #define MUX_CSPI1_SPI_RDY__CSPI1_DATAREADY_B \
  226. IOMUX_MODE(MUX_CTL_CSPI1_SPI_RDY, MUX_CTL_FUNC)
  227. #define MUX_CSPI1_SCLK__CSPI1_CLK IOMUX_MODE(MUX_CTL_CSPI1_SCLK, MUX_CTL_FUNC)
  228. #define MUX_CSPI2_MOSI__I2C2_SCL IOMUX_MODE(MUX_CTL_CSPI2_MOSI, MUX_CTL_ALT1)
  229. #define MUX_CSPI2_MISO__I2C2_SDA IOMUX_MODE(MUX_CTL_CSPI2_MISO, MUX_CTL_ALT1)
  230. /* PAD control registers for SDR/DDR */
  231. #define IOMUXC_SW_PAD_CTL_SDCKE1_SDCLK_SDCLK_B (IOMUXC_BASE + 0x26C)
  232. #define IOMUXC_SW_PAD_CTL_CAS_SDWE_SDCKE0 (IOMUXC_BASE + 0x270)
  233. #define IOMUXC_SW_PAD_CTL_BCLK_RW_RAS (IOMUXC_BASE + 0x274)
  234. #define IOMUXC_SW_PAD_CTL_CS5_ECB_LBA (IOMUXC_BASE + 0x278)
  235. #define IOMUXC_SW_PAD_CTL_CS2_CS3_CS4 (IOMUXC_BASE + 0x27C)
  236. #define IOMUXC_SW_PAD_CTL_OE_CS0_CS1 (IOMUXC_BASE + 0x280)
  237. #define IOMUXC_SW_PAD_CTL_DQM3_EB0_EB1 (IOMUXC_BASE + 0x284)
  238. #define IOMUXC_SW_PAD_CTL_DQM0_DQM1_DQM2 (IOMUXC_BASE + 0x288)
  239. #define IOMUXC_SW_PAD_CTL_SD29_SD30_SD31 (IOMUXC_BASE + 0x28C)
  240. #define IOMUXC_SW_PAD_CTL_SD26_SD27_SD28 (IOMUXC_BASE + 0x290)
  241. #define IOMUXC_SW_PAD_CTL_SD23_SD24_SD25 (IOMUXC_BASE + 0x294)
  242. #define IOMUXC_SW_PAD_CTL_SD20_SD21_SD22 (IOMUXC_BASE + 0x298)
  243. #define IOMUXC_SW_PAD_CTL_SD17_SD18_SD19 (IOMUXC_BASE + 0x29C)
  244. #define IOMUXC_SW_PAD_CTL_SD14_SD15_SD16 (IOMUXC_BASE + 0x2A0)
  245. #define IOMUXC_SW_PAD_CTL_SD11_SD12_SD13 (IOMUXC_BASE + 0x2A4)
  246. #define IOMUXC_SW_PAD_CTL_SD8_SD9_SD10 (IOMUXC_BASE + 0x2A8)
  247. #define IOMUXC_SW_PAD_CTL_SD5_SD6_SD7 (IOMUXC_BASE + 0x2AC)
  248. #define IOMUXC_SW_PAD_CTL_SD2_SD3_SD4 (IOMUXC_BASE + 0x2B0)
  249. #define IOMUXC_SW_PAD_CTL_SDBA0_SD0_SD1 (IOMUXC_BASE + 0x2B4)
  250. #define IOMUXC_SW_PAD_CTL_A24_A25_SDBA1 (IOMUXC_BASE + 0x2B8)
  251. #define IOMUXC_SW_PAD_CTL_A21_A22_A23 (IOMUXC_BASE + 0x2BC)
  252. #define IOMUXC_SW_PAD_CTL_A18_A19_A20 (IOMUXC_BASE + 0x2C0)
  253. #define IOMUXC_SW_PAD_CTL_A15_A16_A17 (IOMUXC_BASE + 0x2C4)
  254. #define IOMUXC_SW_PAD_CTL_A12_A13_A14 (IOMUXC_BASE + 0x2C8)
  255. #define IOMUXC_SW_PAD_CTL_A10_MA10_A11 (IOMUXC_BASE + 0x2CC)
  256. #define IOMUXC_SW_PAD_CTL_A7_A8_A9 (IOMUXC_BASE + 0x2D0)
  257. #define IOMUXC_SW_PAD_CTL_A4_A5_A6 (IOMUXC_BASE + 0x2D4)
  258. #define IOMUXC_SW_PAD_CTL_A1_A2_A3 (IOMUXC_BASE + 0x2D8)
  259. #define IOMUXC_SW_PAD_CTL_VPG0_VPG1_A0 (IOMUXC_BASE + 0x2DC)
  260. /*
  261. * Memory regions and CS
  262. */
  263. #define IPU_MEM_BASE 0x70000000
  264. #define CSD0_BASE 0x80000000
  265. #define CSD1_BASE 0x90000000
  266. #define CS0_BASE 0xA0000000
  267. #define CS1_BASE 0xA8000000
  268. #define CS2_BASE 0xB0000000
  269. #define CS3_BASE 0xB2000000
  270. #define CS4_BASE 0xB4000000
  271. #define CS4_PSRAM_BASE 0xB5000000
  272. #define CS5_BASE 0xB6000000
  273. #define PCMCIA_MEM_BASE 0xC0000000
  274. /*
  275. * NAND controller
  276. */
  277. #define NFC_BASE_ADDR 0xB8000000
  278. /*
  279. * Internal RAM (16KB)
  280. */
  281. #define IRAM_BASE_ADDR 0x1FFFC000
  282. #define IRAM_SIZE (16 * 1024)
  283. #endif /* __ASM_ARCH_MX31_REGS_H */