ftgmac100.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * Faraday FTGMAC100 Ethernet
  3. *
  4. * (C) Copyright 2009 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * (C) Copyright 2010 Andes Technology
  8. * Macpaul Lin <macpaul@andestech.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <net.h>
  28. #include <asm/io.h>
  29. #include <linux/mii.h>
  30. #include "ftgmac100.h"
  31. #define ETH_ZLEN 60
  32. /* RBSR - hw default init value is also 0x640 */
  33. #define RBSR_DEFAULT_VALUE 0x640
  34. /* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
  35. #define PKTBUFSTX 4 /* must be power of 2 */
  36. struct ftgmac100_data {
  37. struct ftgmac100_txdes txdes[PKTBUFSTX];
  38. struct ftgmac100_rxdes rxdes[PKTBUFSRX];
  39. int tx_index;
  40. int rx_index;
  41. int phy_addr;
  42. };
  43. /*
  44. * struct mii_bus functions
  45. */
  46. static int ftgmac100_mdiobus_read(struct eth_device *dev, int phy_addr,
  47. int regnum)
  48. {
  49. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  50. int phycr;
  51. int i;
  52. phycr = readl(&ftgmac100->phycr);
  53. /* preserve MDC cycle threshold */
  54. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  55. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  56. | FTGMAC100_PHYCR_REGAD(regnum)
  57. | FTGMAC100_PHYCR_MIIRD;
  58. writel(phycr, &ftgmac100->phycr);
  59. for (i = 0; i < 10; i++) {
  60. phycr = readl(&ftgmac100->phycr);
  61. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  62. int data;
  63. data = readl(&ftgmac100->phydata);
  64. return FTGMAC100_PHYDATA_MIIRDATA(data);
  65. }
  66. mdelay(10);
  67. }
  68. debug("mdio read timed out\n");
  69. return -1;
  70. }
  71. static int ftgmac100_mdiobus_write(struct eth_device *dev, int phy_addr,
  72. int regnum, u16 value)
  73. {
  74. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  75. int phycr;
  76. int data;
  77. int i;
  78. phycr = readl(&ftgmac100->phycr);
  79. /* preserve MDC cycle threshold */
  80. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  81. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  82. | FTGMAC100_PHYCR_REGAD(regnum)
  83. | FTGMAC100_PHYCR_MIIWR;
  84. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  85. writel(data, &ftgmac100->phydata);
  86. writel(phycr, &ftgmac100->phycr);
  87. for (i = 0; i < 10; i++) {
  88. phycr = readl(&ftgmac100->phycr);
  89. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0) {
  90. debug("(phycr & FTGMAC100_PHYCR_MIIWR) == 0: " \
  91. "phy_addr: %x\n", phy_addr);
  92. return 0;
  93. }
  94. mdelay(1);
  95. }
  96. debug("mdio write timed out\n");
  97. return -1;
  98. }
  99. int ftgmac100_phy_read(struct eth_device *dev, int addr, int reg, u16 *value)
  100. {
  101. *value = ftgmac100_mdiobus_read(dev , addr, reg);
  102. if (*value == -1)
  103. return -1;
  104. return 0;
  105. }
  106. int ftgmac100_phy_write(struct eth_device *dev, int addr, int reg, u16 value)
  107. {
  108. if (ftgmac100_mdiobus_write(dev, addr, reg, value) == -1)
  109. return -1;
  110. return 0;
  111. }
  112. static int ftgmac100_phy_reset(struct eth_device *dev)
  113. {
  114. struct ftgmac100_data *priv = dev->priv;
  115. int i;
  116. u16 status, adv;
  117. adv = ADVERTISE_CSMA | ADVERTISE_ALL;
  118. ftgmac100_phy_write(dev, priv->phy_addr, MII_ADVERTISE, adv);
  119. printf("%s: Starting autonegotiation...\n", dev->name);
  120. ftgmac100_phy_write(dev, priv->phy_addr,
  121. MII_BMCR, (BMCR_ANENABLE | BMCR_ANRESTART));
  122. for (i = 0; i < 100000 / 100; i++) {
  123. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  124. if (status & BMSR_ANEGCOMPLETE)
  125. break;
  126. mdelay(1);
  127. }
  128. if (status & BMSR_ANEGCOMPLETE) {
  129. printf("%s: Autonegotiation complete\n", dev->name);
  130. } else {
  131. printf("%s: Autonegotiation timed out (status=0x%04x)\n",
  132. dev->name, status);
  133. return 0;
  134. }
  135. return 1;
  136. }
  137. static int ftgmac100_phy_init(struct eth_device *dev)
  138. {
  139. struct ftgmac100_data *priv = dev->priv;
  140. int phy_addr;
  141. u16 phy_id, status, adv, lpa, stat_ge;
  142. int media, speed, duplex;
  143. int i;
  144. /* Check if the PHY is up to snuff... */
  145. for (phy_addr = 0; phy_addr < CONFIG_PHY_MAX_ADDR; phy_addr++) {
  146. ftgmac100_phy_read(dev, phy_addr, MII_PHYSID1, &phy_id);
  147. /*
  148. * When it is unable to found PHY,
  149. * the interface usually return 0xffff or 0x0000
  150. */
  151. if (phy_id != 0xffff && phy_id != 0x0) {
  152. printf("%s: found PHY at 0x%02x\n",
  153. dev->name, phy_addr);
  154. priv->phy_addr = phy_addr;
  155. break;
  156. }
  157. }
  158. if (phy_id == 0xffff || phy_id == 0x0) {
  159. printf("%s: no PHY present\n", dev->name);
  160. return 0;
  161. }
  162. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  163. if (!(status & BMSR_LSTATUS)) {
  164. /* Try to re-negotiate if we don't have link already. */
  165. ftgmac100_phy_reset(dev);
  166. for (i = 0; i < 100000 / 100; i++) {
  167. ftgmac100_phy_read(dev, priv->phy_addr,
  168. MII_BMSR, &status);
  169. if (status & BMSR_LSTATUS)
  170. break;
  171. udelay(100);
  172. }
  173. }
  174. if (!(status & BMSR_LSTATUS)) {
  175. printf("%s: link down\n", dev->name);
  176. return 0;
  177. }
  178. #ifdef CONFIG_FTGMAC100_EGIGA
  179. /* 1000 Base-T Status Register */
  180. ftgmac100_phy_read(dev, priv->phy_addr,
  181. MII_STAT1000, &stat_ge);
  182. speed = (stat_ge & (LPA_1000FULL | LPA_1000HALF)
  183. ? 1 : 0);
  184. duplex = ((stat_ge & LPA_1000FULL)
  185. ? 1 : 0);
  186. if (speed) { /* Speed is 1000 */
  187. printf("%s: link up, 1000bps %s-duplex\n",
  188. dev->name, duplex ? "full" : "half");
  189. return 0;
  190. }
  191. #endif
  192. ftgmac100_phy_read(dev, priv->phy_addr, MII_ADVERTISE, &adv);
  193. ftgmac100_phy_read(dev, priv->phy_addr, MII_LPA, &lpa);
  194. media = mii_nway_result(lpa & adv);
  195. speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) ? 1 : 0);
  196. duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  197. printf("%s: link up, %sMbps %s-duplex\n",
  198. dev->name, speed ? "100" : "10", duplex ? "full" : "half");
  199. return 1;
  200. }
  201. static int ftgmac100_update_link_speed(struct eth_device *dev)
  202. {
  203. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  204. struct ftgmac100_data *priv = dev->priv;
  205. unsigned short stat_fe;
  206. unsigned short stat_ge;
  207. unsigned int maccr;
  208. #ifdef CONFIG_FTGMAC100_EGIGA
  209. /* 1000 Base-T Status Register */
  210. ftgmac100_phy_read(dev, priv->phy_addr, MII_STAT1000, &stat_ge);
  211. #endif
  212. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &stat_fe);
  213. if (!(stat_fe & BMSR_LSTATUS)) /* link status up? */
  214. return 0;
  215. /* read MAC control register and clear related bits */
  216. maccr = readl(&ftgmac100->maccr) &
  217. ~(FTGMAC100_MACCR_GIGA_MODE |
  218. FTGMAC100_MACCR_FAST_MODE |
  219. FTGMAC100_MACCR_FULLDUP);
  220. #ifdef CONFIG_FTGMAC100_EGIGA
  221. if (stat_ge & LPA_1000FULL) {
  222. /* set gmac for 1000BaseTX and Full Duplex */
  223. maccr |= FTGMAC100_MACCR_GIGA_MODE | FTGMAC100_MACCR_FULLDUP;
  224. }
  225. if (stat_ge & LPA_1000HALF) {
  226. /* set gmac for 1000BaseTX and Half Duplex */
  227. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  228. }
  229. #endif
  230. if (stat_fe & BMSR_100FULL) {
  231. /* set MII for 100BaseTX and Full Duplex */
  232. maccr |= FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_FULLDUP;
  233. }
  234. if (stat_fe & BMSR_10FULL) {
  235. /* set MII for 10BaseT and Full Duplex */
  236. maccr |= FTGMAC100_MACCR_FULLDUP;
  237. }
  238. if (stat_fe & BMSR_100HALF) {
  239. /* set MII for 100BaseTX and Half Duplex */
  240. maccr |= FTGMAC100_MACCR_FAST_MODE;
  241. }
  242. if (stat_fe & BMSR_10HALF) {
  243. /* set MII for 10BaseT and Half Duplex */
  244. /* we have already clear these bits, do nothing */
  245. ;
  246. }
  247. /* update MII config into maccr */
  248. writel(maccr, &ftgmac100->maccr);
  249. return 1;
  250. }
  251. /*
  252. * Reset MAC
  253. */
  254. static void ftgmac100_reset(struct eth_device *dev)
  255. {
  256. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  257. debug("%s()\n", __func__);
  258. writel(FTGMAC100_MACCR_SW_RST, &ftgmac100->maccr);
  259. while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
  260. ;
  261. }
  262. /*
  263. * Set MAC address
  264. */
  265. static void ftgmac100_set_mac(struct eth_device *dev,
  266. const unsigned char *mac)
  267. {
  268. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  269. unsigned int maddr = mac[0] << 8 | mac[1];
  270. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  271. debug("%s(%x %x)\n", __func__, maddr, laddr);
  272. writel(maddr, &ftgmac100->mac_madr);
  273. writel(laddr, &ftgmac100->mac_ladr);
  274. }
  275. static void ftgmac100_set_mac_from_env(struct eth_device *dev)
  276. {
  277. eth_getenv_enetaddr("ethaddr", dev->enetaddr);
  278. ftgmac100_set_mac(dev, dev->enetaddr);
  279. }
  280. /*
  281. * disable transmitter, receiver
  282. */
  283. static void ftgmac100_halt(struct eth_device *dev)
  284. {
  285. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  286. debug("%s()\n", __func__);
  287. writel(0, &ftgmac100->maccr);
  288. }
  289. static int ftgmac100_init(struct eth_device *dev, bd_t *bd)
  290. {
  291. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  292. struct ftgmac100_data *priv = dev->priv;
  293. struct ftgmac100_txdes *txdes = priv->txdes;
  294. struct ftgmac100_rxdes *rxdes = priv->rxdes;
  295. unsigned int maccr;
  296. int i;
  297. debug("%s()\n", __func__);
  298. /* set the ethernet address */
  299. ftgmac100_set_mac_from_env(dev);
  300. /* disable all interrupts */
  301. writel(0, &ftgmac100->ier);
  302. /* initialize descriptors */
  303. priv->tx_index = 0;
  304. priv->rx_index = 0;
  305. txdes[PKTBUFSTX - 1].txdes0 = FTGMAC100_TXDES0_EDOTR;
  306. rxdes[PKTBUFSRX - 1].rxdes0 = FTGMAC100_RXDES0_EDORR;
  307. for (i = 0; i < PKTBUFSTX; i++) {
  308. /* TXBUF_BADR */
  309. txdes[i].txdes3 = 0;
  310. txdes[i].txdes1 = 0;
  311. }
  312. for (i = 0; i < PKTBUFSRX; i++) {
  313. /* RXBUF_BADR */
  314. rxdes[i].rxdes3 = (unsigned int)NetRxPackets[i];
  315. rxdes[i].rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  316. }
  317. /* transmit ring */
  318. writel((unsigned int)txdes, &ftgmac100->txr_badr);
  319. /* receive ring */
  320. writel((unsigned int)rxdes, &ftgmac100->rxr_badr);
  321. /* poll receive descriptor automatically */
  322. writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
  323. /* config receive buffer size register */
  324. writel(FTGMAC100_RBSR_SIZE(RBSR_DEFAULT_VALUE), &ftgmac100->rbsr);
  325. /* enable transmitter, receiver */
  326. maccr = FTGMAC100_MACCR_TXMAC_EN |
  327. FTGMAC100_MACCR_RXMAC_EN |
  328. FTGMAC100_MACCR_TXDMA_EN |
  329. FTGMAC100_MACCR_RXDMA_EN |
  330. FTGMAC100_MACCR_CRC_APD |
  331. FTGMAC100_MACCR_FULLDUP |
  332. FTGMAC100_MACCR_RX_RUNT |
  333. FTGMAC100_MACCR_RX_BROADPKT;
  334. writel(maccr, &ftgmac100->maccr);
  335. if (!ftgmac100_phy_init(dev)) {
  336. if (!ftgmac100_update_link_speed(dev))
  337. return -1;
  338. }
  339. return 0;
  340. }
  341. /*
  342. * Get a data block via Ethernet
  343. */
  344. static int ftgmac100_recv(struct eth_device *dev)
  345. {
  346. struct ftgmac100_data *priv = dev->priv;
  347. struct ftgmac100_rxdes *curr_des;
  348. unsigned short rxlen;
  349. curr_des = &priv->rxdes[priv->rx_index];
  350. if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
  351. return -1;
  352. if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
  353. FTGMAC100_RXDES0_CRC_ERR |
  354. FTGMAC100_RXDES0_FTL |
  355. FTGMAC100_RXDES0_RUNT |
  356. FTGMAC100_RXDES0_RX_ODD_NB)) {
  357. return -1;
  358. }
  359. rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
  360. debug("%s(): RX buffer %d, %x received\n",
  361. __func__, priv->rx_index, rxlen);
  362. /* pass the packet up to the protocol layers. */
  363. NetReceive((void *)curr_des->rxdes3, rxlen);
  364. /* release buffer to DMA */
  365. curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  366. priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
  367. return 0;
  368. }
  369. /*
  370. * Send a data block via Ethernet
  371. */
  372. static int
  373. ftgmac100_send(struct eth_device *dev, void *packet, int length)
  374. {
  375. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  376. struct ftgmac100_data *priv = dev->priv;
  377. struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
  378. int start;
  379. if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  380. debug("%s(): no TX descriptor available\n", __func__);
  381. return -1;
  382. }
  383. debug("%s(%x, %x)\n", __func__, (int)packet, length);
  384. length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
  385. /* initiate a transmit sequence */
  386. curr_des->txdes3 = (unsigned int)packet; /* TXBUF_BADR */
  387. /* only one descriptor on TXBUF */
  388. curr_des->txdes0 &= FTGMAC100_TXDES0_EDOTR;
  389. curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
  390. FTGMAC100_TXDES0_LTS |
  391. FTGMAC100_TXDES0_TXBUF_SIZE(length) |
  392. FTGMAC100_TXDES0_TXDMA_OWN ;
  393. /* start transmit */
  394. writel(1, &ftgmac100->txpd);
  395. /* wait for transfer to succeed */
  396. start = get_timer(0);
  397. while (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  398. if (get_timer(0) >= 5) {
  399. debug("%s(): timed out\n", __func__);
  400. return -1;
  401. }
  402. }
  403. debug("%s(): packet sent\n", __func__);
  404. priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
  405. return 0;
  406. }
  407. int ftgmac100_initialize(bd_t *bd)
  408. {
  409. struct eth_device *dev;
  410. struct ftgmac100_data *priv;
  411. dev = malloc(sizeof *dev);
  412. if (!dev) {
  413. printf("%s(): failed to allocate dev\n", __func__);
  414. goto out;
  415. }
  416. /* Transmit and receive descriptors should align to 16 bytes */
  417. priv = memalign(16, sizeof(struct ftgmac100_data));
  418. if (!priv) {
  419. printf("%s(): failed to allocate priv\n", __func__);
  420. goto free_dev;
  421. }
  422. memset(dev, 0, sizeof(*dev));
  423. memset(priv, 0, sizeof(*priv));
  424. sprintf(dev->name, "FTGMAC100");
  425. dev->iobase = CONFIG_FTGMAC100_BASE;
  426. dev->init = ftgmac100_init;
  427. dev->halt = ftgmac100_halt;
  428. dev->send = ftgmac100_send;
  429. dev->recv = ftgmac100_recv;
  430. dev->priv = priv;
  431. eth_register(dev);
  432. ftgmac100_reset(dev);
  433. return 1;
  434. free_dev:
  435. free(dev);
  436. out:
  437. return 0;
  438. }