sdram.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817
  1. /*
  2. * Copyright Altera Corporation (C) 2014-2015
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <div64.h>
  8. #include <watchdog.h>
  9. #include <asm/arch/fpga_manager.h>
  10. #include <asm/arch/sdram.h>
  11. #include <asm/arch/system_manager.h>
  12. #include <asm/io.h>
  13. /*
  14. * FIXME: This path is temporary until the SDRAM driver gets
  15. * a proper thorough cleanup.
  16. */
  17. #include "../../../board/altera/socfpga/qts/sdram_config.h"
  18. /* define constant for 4G memory - used for SDRAM errata workaround */
  19. #define MEMSIZE_4G (4ULL * 1024ULL * 1024ULL * 1024ULL)
  20. DECLARE_GLOBAL_DATA_PTR;
  21. struct sdram_prot_rule {
  22. u64 sdram_start; /* SDRAM start address */
  23. u64 sdram_end; /* SDRAM end address */
  24. u32 rule; /* SDRAM protection rule number: 0-19 */
  25. int valid; /* Rule valid or not? 1 - valid, 0 not*/
  26. u32 security;
  27. u32 portmask;
  28. u32 result;
  29. u32 lo_prot_id;
  30. u32 hi_prot_id;
  31. };
  32. static struct socfpga_system_manager *sysmgr_regs =
  33. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  34. static struct socfpga_sdr_ctrl *sdr_ctrl =
  35. (struct socfpga_sdr_ctrl *)(SOCFPGA_SDR_ADDRESS + SDR_CTRLGRP_ADDRESS);
  36. static int compute_errata_rows(unsigned long long memsize, int cs, int width,
  37. int rows, int banks, int cols)
  38. {
  39. unsigned long long newrows;
  40. int inewrowslog2;
  41. int bits;
  42. debug("workaround rows - memsize %lld\n", memsize);
  43. debug("workaround rows - cs %d\n", cs);
  44. debug("workaround rows - width %d\n", width);
  45. debug("workaround rows - rows %d\n", rows);
  46. debug("workaround rows - banks %d\n", banks);
  47. debug("workaround rows - cols %d\n", cols);
  48. newrows = lldiv(memsize, (cs * (width / 8)));
  49. debug("rows workaround - term1 %lld\n", newrows);
  50. newrows = lldiv(newrows, ((1 << banks) * (1 << cols)));
  51. debug("rows workaround - term2 %lld\n", newrows);
  52. /* Compute the hamming weight - same as number of bits set.
  53. * Need to see if result is ordinal power of 2 before
  54. * attempting log2 of result.
  55. */
  56. bits = hweight32(newrows);
  57. debug("rows workaround - bits %d\n", bits);
  58. if (bits != 1) {
  59. printf("SDRAM workaround failed, bits set %d\n", bits);
  60. return rows;
  61. }
  62. if (newrows > UINT_MAX) {
  63. printf("SDRAM workaround rangecheck failed, %lld\n", newrows);
  64. return rows;
  65. }
  66. inewrowslog2 = __ilog2((unsigned int)newrows);
  67. debug("rows workaround - ilog2 %d, %d\n", inewrowslog2,
  68. (int)newrows);
  69. if (inewrowslog2 == -1) {
  70. printf("SDRAM workaround failed, newrows %d\n", (int)newrows);
  71. return rows;
  72. }
  73. return inewrowslog2;
  74. }
  75. /* SDRAM protection rules vary from 0-19, a total of 20 rules. */
  76. static void sdram_set_rule(struct sdram_prot_rule *prule)
  77. {
  78. uint32_t lo_addr_bits;
  79. uint32_t hi_addr_bits;
  80. int ruleno = prule->rule;
  81. /* Select the rule */
  82. writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
  83. /* Obtain the address bits */
  84. lo_addr_bits = (uint32_t)(((prule->sdram_start) >> 20ULL) & 0xFFF);
  85. hi_addr_bits = (uint32_t)((((prule->sdram_end-1) >> 20ULL)) & 0xFFF);
  86. debug("sdram set rule start %x, %lld\n", lo_addr_bits,
  87. prule->sdram_start);
  88. debug("sdram set rule end %x, %lld\n", hi_addr_bits,
  89. prule->sdram_end);
  90. /* Set rule addresses */
  91. writel(lo_addr_bits | (hi_addr_bits << 12), &sdr_ctrl->prot_rule_addr);
  92. /* Set rule protection ids */
  93. writel(prule->lo_prot_id | (prule->hi_prot_id << 12),
  94. &sdr_ctrl->prot_rule_id);
  95. /* Set the rule data */
  96. writel(prule->security | (prule->valid << 2) |
  97. (prule->portmask << 3) | (prule->result << 13),
  98. &sdr_ctrl->prot_rule_data);
  99. /* write the rule */
  100. writel(ruleno | (1L << 5), &sdr_ctrl->prot_rule_rdwr);
  101. /* Set rule number to 0 by default */
  102. writel(0, &sdr_ctrl->prot_rule_rdwr);
  103. }
  104. static void sdram_get_rule(struct sdram_prot_rule *prule)
  105. {
  106. uint32_t addr;
  107. uint32_t id;
  108. uint32_t data;
  109. int ruleno = prule->rule;
  110. /* Read the rule */
  111. writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
  112. writel(ruleno | (1L << 6), &sdr_ctrl->prot_rule_rdwr);
  113. /* Get the addresses */
  114. addr = readl(&sdr_ctrl->prot_rule_addr);
  115. prule->sdram_start = (addr & 0xFFF) << 20;
  116. prule->sdram_end = ((addr >> 12) & 0xFFF) << 20;
  117. /* Get the configured protection IDs */
  118. id = readl(&sdr_ctrl->prot_rule_id);
  119. prule->lo_prot_id = id & 0xFFF;
  120. prule->hi_prot_id = (id >> 12) & 0xFFF;
  121. /* Get protection data */
  122. data = readl(&sdr_ctrl->prot_rule_data);
  123. prule->security = data & 0x3;
  124. prule->valid = (data >> 2) & 0x1;
  125. prule->portmask = (data >> 3) & 0x3FF;
  126. prule->result = (data >> 13) & 0x1;
  127. }
  128. static void sdram_set_protection_config(uint64_t sdram_start, uint64_t sdram_end)
  129. {
  130. struct sdram_prot_rule rule;
  131. int rules;
  132. /* Start with accepting all SDRAM transaction */
  133. writel(0x0, &sdr_ctrl->protport_default);
  134. /* Clear all protection rules for warm boot case */
  135. memset(&rule, 0, sizeof(struct sdram_prot_rule));
  136. for (rules = 0; rules < 20; rules++) {
  137. rule.rule = rules;
  138. sdram_set_rule(&rule);
  139. }
  140. /* new rule: accept SDRAM */
  141. rule.sdram_start = sdram_start;
  142. rule.sdram_end = sdram_end;
  143. rule.lo_prot_id = 0x0;
  144. rule.hi_prot_id = 0xFFF;
  145. rule.portmask = 0x3FF;
  146. rule.security = 0x3;
  147. rule.result = 0;
  148. rule.valid = 1;
  149. rule.rule = 0;
  150. /* set new rule */
  151. sdram_set_rule(&rule);
  152. /* default rule: reject everything */
  153. writel(0x3ff, &sdr_ctrl->protport_default);
  154. }
  155. static void sdram_dump_protection_config(void)
  156. {
  157. struct sdram_prot_rule rule;
  158. int rules;
  159. debug("SDRAM Prot rule, default %x\n",
  160. readl(&sdr_ctrl->protport_default));
  161. for (rules = 0; rules < 20; rules++) {
  162. sdram_get_rule(&rule);
  163. debug("Rule %d, rules ...\n", rules);
  164. debug(" sdram start %llx\n", rule.sdram_start);
  165. debug(" sdram end %llx\n", rule.sdram_end);
  166. debug(" low prot id %d, hi prot id %d\n",
  167. rule.lo_prot_id,
  168. rule.hi_prot_id);
  169. debug(" portmask %x\n", rule.portmask);
  170. debug(" security %d\n", rule.security);
  171. debug(" result %d\n", rule.result);
  172. debug(" valid %d\n", rule.valid);
  173. }
  174. }
  175. /* Function to write to register and verify the write */
  176. static unsigned sdram_write_verify(unsigned int *addr, unsigned reg_value)
  177. {
  178. #ifndef SDRAM_MMR_SKIP_VERIFY
  179. unsigned reg_value1;
  180. #endif
  181. debug(" Write - Address ");
  182. debug("0x%08x Data 0x%08x\n", (u32)addr, reg_value);
  183. /* Write to register */
  184. writel(reg_value, addr);
  185. #ifndef SDRAM_MMR_SKIP_VERIFY
  186. debug(" Read and verify...");
  187. /* Read back the wrote value */
  188. reg_value1 = readl(addr);
  189. /* Indicate failure if value not matched */
  190. if (reg_value1 != reg_value) {
  191. debug("FAIL - Address 0x%08x Expected 0x%08x Data 0x%08x\n",
  192. (u32)addr, reg_value, reg_value1);
  193. return 1;
  194. }
  195. debug("correct!\n");
  196. #endif /* SDRAM_MMR_SKIP_VERIFY */
  197. return 0;
  198. }
  199. static void set_sdr_ctrlcfg(void)
  200. {
  201. int addrorder;
  202. debug("\nConfiguring CTRLCFG\n");
  203. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_MEMTYPE_MASK,
  204. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMTYPE <<
  205. SDR_CTRLGRP_CTRLCFG_MEMTYPE_LSB);
  206. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_MEMBL_MASK,
  207. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMBL <<
  208. SDR_CTRLGRP_CTRLCFG_MEMBL_LSB);
  209. /* SDRAM Failure When Accessing Non-Existent Memory
  210. * Set the addrorder field of the SDRAM control register
  211. * based on the CSBITs setting.
  212. */
  213. switch (CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS) {
  214. case 1:
  215. addrorder = 0; /* chip, row, bank, column */
  216. if (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER != 0)
  217. debug("INFO: Changing address order to 0 (chip, row, \
  218. bank, column)\n");
  219. break;
  220. case 2:
  221. addrorder = 2; /* row, chip, bank, column */
  222. if (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER != 2)
  223. debug("INFO: Changing address order to 2 (row, chip, \
  224. bank, column)\n");
  225. break;
  226. default:
  227. addrorder = CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER;
  228. break;
  229. }
  230. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK,
  231. addrorder << SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB);
  232. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_ECCEN_MASK,
  233. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN <<
  234. SDR_CTRLGRP_CTRLCFG_ECCEN_LSB);
  235. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_ECCCORREN_MASK,
  236. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN <<
  237. SDR_CTRLGRP_CTRLCFG_ECCCORREN_LSB);
  238. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_REORDEREN_MASK,
  239. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_REORDEREN <<
  240. SDR_CTRLGRP_CTRLCFG_REORDEREN_LSB);
  241. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_STARVELIMIT_MASK,
  242. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_STARVELIMIT <<
  243. SDR_CTRLGRP_CTRLCFG_STARVELIMIT_LSB);
  244. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_DQSTRKEN_MASK,
  245. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN <<
  246. SDR_CTRLGRP_CTRLCFG_DQSTRKEN_LSB);
  247. clrsetbits_le32(&sdr_ctrl->ctrl_cfg, SDR_CTRLGRP_CTRLCFG_NODMPINS_MASK,
  248. CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS <<
  249. SDR_CTRLGRP_CTRLCFG_NODMPINS_LSB);
  250. }
  251. static void set_sdr_dram_timing1(void)
  252. {
  253. debug("Configuring DRAMTIMING1\n");
  254. clrsetbits_le32(&sdr_ctrl->dram_timing1, SDR_CTRLGRP_DRAMTIMING1_TCWL_MASK,
  255. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCWL <<
  256. SDR_CTRLGRP_DRAMTIMING1_TCWL_LSB);
  257. clrsetbits_le32(&sdr_ctrl->dram_timing1, SDR_CTRLGRP_DRAMTIMING1_TAL_MASK,
  258. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL <<
  259. SDR_CTRLGRP_DRAMTIMING1_TAL_LSB);
  260. clrsetbits_le32(&sdr_ctrl->dram_timing1, SDR_CTRLGRP_DRAMTIMING1_TCL_MASK,
  261. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCL <<
  262. SDR_CTRLGRP_DRAMTIMING1_TCL_LSB);
  263. clrsetbits_le32(&sdr_ctrl->dram_timing1, SDR_CTRLGRP_DRAMTIMING1_TRRD_MASK,
  264. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRRD <<
  265. SDR_CTRLGRP_DRAMTIMING1_TRRD_LSB);
  266. clrsetbits_le32(&sdr_ctrl->dram_timing1, SDR_CTRLGRP_DRAMTIMING1_TFAW_MASK,
  267. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TFAW <<
  268. SDR_CTRLGRP_DRAMTIMING1_TFAW_LSB);
  269. clrsetbits_le32(&sdr_ctrl->dram_timing1, SDR_CTRLGRP_DRAMTIMING1_TRFC_MASK,
  270. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRFC <<
  271. SDR_CTRLGRP_DRAMTIMING1_TRFC_LSB);
  272. }
  273. static void set_sdr_dram_timing2(void)
  274. {
  275. debug("Configuring DRAMTIMING2\n");
  276. clrsetbits_le32(&sdr_ctrl->dram_timing2, SDR_CTRLGRP_DRAMTIMING2_TREFI_MASK,
  277. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TREFI <<
  278. SDR_CTRLGRP_DRAMTIMING2_TREFI_LSB);
  279. clrsetbits_le32(&sdr_ctrl->dram_timing2, SDR_CTRLGRP_DRAMTIMING2_TRCD_MASK,
  280. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRCD <<
  281. SDR_CTRLGRP_DRAMTIMING2_TRCD_LSB);
  282. clrsetbits_le32(&sdr_ctrl->dram_timing2, SDR_CTRLGRP_DRAMTIMING2_TRP_MASK,
  283. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRP <<
  284. SDR_CTRLGRP_DRAMTIMING2_TRP_LSB);
  285. clrsetbits_le32(&sdr_ctrl->dram_timing2, SDR_CTRLGRP_DRAMTIMING2_TWR_MASK,
  286. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWR <<
  287. SDR_CTRLGRP_DRAMTIMING2_TWR_LSB);
  288. clrsetbits_le32(&sdr_ctrl->dram_timing2, SDR_CTRLGRP_DRAMTIMING2_TWTR_MASK,
  289. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWTR <<
  290. SDR_CTRLGRP_DRAMTIMING2_TWTR_LSB);
  291. }
  292. static void set_sdr_dram_timing3(void)
  293. {
  294. debug("Configuring DRAMTIMING3\n");
  295. clrsetbits_le32(&sdr_ctrl->dram_timing3, SDR_CTRLGRP_DRAMTIMING3_TRTP_MASK,
  296. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRTP <<
  297. SDR_CTRLGRP_DRAMTIMING3_TRTP_LSB);
  298. clrsetbits_le32(&sdr_ctrl->dram_timing3, SDR_CTRLGRP_DRAMTIMING3_TRAS_MASK,
  299. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRAS <<
  300. SDR_CTRLGRP_DRAMTIMING3_TRAS_LSB);
  301. clrsetbits_le32(&sdr_ctrl->dram_timing3, SDR_CTRLGRP_DRAMTIMING3_TRC_MASK,
  302. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC <<
  303. SDR_CTRLGRP_DRAMTIMING3_TRC_LSB);
  304. clrsetbits_le32(&sdr_ctrl->dram_timing3, SDR_CTRLGRP_DRAMTIMING3_TMRD_MASK,
  305. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TMRD <<
  306. SDR_CTRLGRP_DRAMTIMING3_TMRD_LSB);
  307. clrsetbits_le32(&sdr_ctrl->dram_timing3, SDR_CTRLGRP_DRAMTIMING3_TCCD_MASK,
  308. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TCCD <<
  309. SDR_CTRLGRP_DRAMTIMING3_TCCD_LSB);
  310. }
  311. static void set_sdr_dram_timing4(void)
  312. {
  313. debug("Configuring DRAMTIMING4\n");
  314. clrsetbits_le32(&sdr_ctrl->dram_timing4,
  315. SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_MASK,
  316. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_SELFRFSHEXIT <<
  317. SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_LSB);
  318. clrsetbits_le32(&sdr_ctrl->dram_timing4,
  319. SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_MASK,
  320. CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_PWRDOWNEXIT <<
  321. SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_LSB);
  322. }
  323. static void set_sdr_dram_lowpwr_timing(void)
  324. {
  325. debug("Configuring LOWPWRTIMING\n");
  326. clrsetbits_le32(&sdr_ctrl->lowpwr_timing,
  327. SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_MASK,
  328. CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_AUTOPDCYCLES <<
  329. SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_LSB);
  330. clrsetbits_le32(&sdr_ctrl->lowpwr_timing,
  331. SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_MASK,
  332. CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_CLKDISABLECYCLES <<
  333. SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_LSB);
  334. }
  335. static void set_sdr_addr_rw(void)
  336. {
  337. int cs = CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS;
  338. int width = 8;
  339. int rows = CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS;
  340. int banks = CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_BANKBITS;
  341. int cols = CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_COLBITS;
  342. unsigned long long workaround_memsize = MEMSIZE_4G;
  343. debug("Configuring DRAMADDRW\n");
  344. clrsetbits_le32(&sdr_ctrl->dram_addrw, SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK,
  345. CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_COLBITS <<
  346. SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB);
  347. /*
  348. * SDRAM Failure When Accessing Non-Existent Memory
  349. * Update Preloader to artificially increase the number of rows so
  350. * that the memory thinks it has 4GB of RAM.
  351. */
  352. rows = compute_errata_rows(workaround_memsize, cs, width, rows, banks,
  353. cols);
  354. clrsetbits_le32(&sdr_ctrl->dram_addrw, SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK,
  355. rows << SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB);
  356. clrsetbits_le32(&sdr_ctrl->dram_addrw, SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK,
  357. CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_BANKBITS <<
  358. SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB);
  359. /* SDRAM Failure When Accessing Non-Existent Memory
  360. * Set SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB to
  361. * log2(number of chip select bits). Since there's only
  362. * 1 or 2 chip selects, log2(1) => 0, and log2(2) => 1,
  363. * which is the same as "chip selects" - 1.
  364. */
  365. clrsetbits_le32(&sdr_ctrl->dram_addrw, SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK,
  366. (CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS - 1) <<
  367. SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB);
  368. }
  369. static void set_sdr_static_cfg(void)
  370. {
  371. debug("Configuring STATICCFG\n");
  372. clrsetbits_le32(&sdr_ctrl->static_cfg, SDR_CTRLGRP_STATICCFG_MEMBL_MASK,
  373. CONFIG_HPS_SDR_CTRLCFG_STATICCFG_MEMBL <<
  374. SDR_CTRLGRP_STATICCFG_MEMBL_LSB);
  375. clrsetbits_le32(&sdr_ctrl->static_cfg,
  376. SDR_CTRLGRP_STATICCFG_USEECCASDATA_MASK,
  377. CONFIG_HPS_SDR_CTRLCFG_STATICCFG_USEECCASDATA <<
  378. SDR_CTRLGRP_STATICCFG_USEECCASDATA_LSB);
  379. }
  380. static void set_sdr_fifo_cfg(void)
  381. {
  382. debug("Configuring FIFOCFG\n");
  383. clrsetbits_le32(&sdr_ctrl->fifo_cfg, SDR_CTRLGRP_FIFOCFG_SYNCMODE_MASK,
  384. CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_SYNCMODE <<
  385. SDR_CTRLGRP_FIFOCFG_SYNCMODE_LSB);
  386. clrsetbits_le32(&sdr_ctrl->fifo_cfg, SDR_CTRLGRP_FIFOCFG_INCSYNC_MASK,
  387. CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_INCSYNC <<
  388. SDR_CTRLGRP_FIFOCFG_INCSYNC_LSB);
  389. }
  390. static void set_sdr_mp_weight(void)
  391. {
  392. debug("Configuring MPWEIGHT_MPWEIGHT_0\n");
  393. clrsetbits_le32(&sdr_ctrl->mp_weight0,
  394. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_MASK,
  395. CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_0_STATICWEIGHT_31_0 <<
  396. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_LSB);
  397. clrsetbits_le32(&sdr_ctrl->mp_weight1,
  398. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_MASK,
  399. CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_STATICWEIGHT_49_32 <<
  400. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_LSB);
  401. clrsetbits_le32(&sdr_ctrl->mp_weight1,
  402. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_MASK,
  403. CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_SUMOFWEIGHT_13_0 <<
  404. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_LSB);
  405. clrsetbits_le32(&sdr_ctrl->mp_weight2,
  406. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_MASK,
  407. CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_2_SUMOFWEIGHT_45_14 <<
  408. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_LSB);
  409. clrsetbits_le32(&sdr_ctrl->mp_weight3,
  410. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_MASK,
  411. CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_3_SUMOFWEIGHT_63_46 <<
  412. SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_LSB);
  413. }
  414. static void set_sdr_mp_pacing(void)
  415. {
  416. debug("Configuring MPPACING_MPPACING_0\n");
  417. clrsetbits_le32(&sdr_ctrl->mp_pacing0,
  418. SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_MASK,
  419. CONFIG_HPS_SDR_CTRLCFG_MPPACING_0_THRESHOLD1_31_0 <<
  420. SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_LSB);
  421. clrsetbits_le32(&sdr_ctrl->mp_pacing1,
  422. SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_MASK,
  423. CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD1_59_32 <<
  424. SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_LSB);
  425. clrsetbits_le32(&sdr_ctrl->mp_pacing1,
  426. SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_MASK,
  427. CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD2_3_0 <<
  428. SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_LSB);
  429. clrsetbits_le32(&sdr_ctrl->mp_pacing2,
  430. SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_MASK,
  431. CONFIG_HPS_SDR_CTRLCFG_MPPACING_2_THRESHOLD2_35_4 <<
  432. SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_LSB);
  433. clrsetbits_le32(&sdr_ctrl->mp_pacing3,
  434. SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_MASK,
  435. CONFIG_HPS_SDR_CTRLCFG_MPPACING_3_THRESHOLD2_59_36 <<
  436. SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_LSB);
  437. }
  438. static void set_sdr_mp_threshold(void)
  439. {
  440. debug("Configuring MPTHRESHOLDRST_MPTHRESHOLDRST_0\n");
  441. clrsetbits_le32(&sdr_ctrl->mp_threshold0,
  442. SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_MASK,
  443. CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0 <<
  444. SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_LSB);
  445. clrsetbits_le32(&sdr_ctrl->mp_threshold1,
  446. SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_MASK,
  447. CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32 <<
  448. SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_LSB);
  449. clrsetbits_le32(&sdr_ctrl->mp_threshold2,
  450. SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_MASK,
  451. CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64 <<
  452. SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_LSB);
  453. }
  454. /* Function to initialize SDRAM MMR */
  455. unsigned sdram_mmr_init_full(unsigned int sdr_phy_reg)
  456. {
  457. unsigned long reg_value;
  458. unsigned long status = 0;
  459. #if defined(CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS) && \
  460. defined(CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS) && \
  461. defined(CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_BANKBITS) && \
  462. defined(CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_COLBITS) && \
  463. defined(CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS)
  464. writel(CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS,
  465. &sysmgr_regs->iswgrp_handoff[4]);
  466. #endif
  467. set_sdr_ctrlcfg();
  468. set_sdr_dram_timing1();
  469. set_sdr_dram_timing2();
  470. set_sdr_dram_timing3();
  471. set_sdr_dram_timing4();
  472. set_sdr_dram_lowpwr_timing();
  473. set_sdr_addr_rw();
  474. debug("Configuring DRAMIFWIDTH\n");
  475. clrsetbits_le32(&sdr_ctrl->dram_if_width,
  476. SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_MASK,
  477. CONFIG_HPS_SDR_CTRLCFG_DRAMIFWIDTH_IFWIDTH <<
  478. SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_LSB);
  479. debug("Configuring DRAMDEVWIDTH\n");
  480. clrsetbits_le32(&sdr_ctrl->dram_dev_width,
  481. SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_MASK,
  482. CONFIG_HPS_SDR_CTRLCFG_DRAMDEVWIDTH_DEVWIDTH <<
  483. SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_LSB);
  484. debug("Configuring LOWPWREQ\n");
  485. clrsetbits_le32(&sdr_ctrl->lowpwr_eq,
  486. SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_MASK,
  487. CONFIG_HPS_SDR_CTRLCFG_LOWPWREQ_SELFRFSHMASK <<
  488. SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_LSB);
  489. debug("Configuring DRAMINTR\n");
  490. clrsetbits_le32(&sdr_ctrl->dram_intr, SDR_CTRLGRP_DRAMINTR_INTREN_MASK,
  491. CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN <<
  492. SDR_CTRLGRP_DRAMINTR_INTREN_LSB);
  493. set_sdr_static_cfg();
  494. debug("Configuring CTRLWIDTH\n");
  495. clrsetbits_le32(&sdr_ctrl->ctrl_width,
  496. SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_MASK,
  497. CONFIG_HPS_SDR_CTRLCFG_CTRLWIDTH_CTRLWIDTH <<
  498. SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_LSB);
  499. debug("Configuring PORTCFG\n");
  500. clrsetbits_le32(&sdr_ctrl->port_cfg, SDR_CTRLGRP_PORTCFG_AUTOPCHEN_MASK,
  501. CONFIG_HPS_SDR_CTRLCFG_PORTCFG_AUTOPCHEN <<
  502. SDR_CTRLGRP_PORTCFG_AUTOPCHEN_LSB);
  503. set_sdr_fifo_cfg();
  504. debug("Configuring MPPRIORITY\n");
  505. clrsetbits_le32(&sdr_ctrl->mp_priority,
  506. SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_MASK,
  507. CONFIG_HPS_SDR_CTRLCFG_MPPRIORITY_USERPRIORITY <<
  508. SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_LSB);
  509. set_sdr_mp_weight();
  510. set_sdr_mp_pacing();
  511. set_sdr_mp_threshold();
  512. debug("Configuring PHYCTRL_PHYCTRL_0\n");
  513. setbits_le32(&sdr_ctrl->phy_ctrl0,
  514. CONFIG_HPS_SDR_CTRLCFG_PHYCTRL_PHYCTRL_0);
  515. debug("Configuring CPORTWIDTH\n");
  516. clrsetbits_le32(&sdr_ctrl->cport_width,
  517. SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_MASK,
  518. CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH <<
  519. SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_LSB);
  520. debug(" Write - Address ");
  521. debug("0x%08x Data 0x%08x\n",
  522. (unsigned)(&sdr_ctrl->cport_width),
  523. (unsigned)reg_value);
  524. reg_value = readl(&sdr_ctrl->cport_width);
  525. debug(" Read value without verify 0x%08x\n", (unsigned)reg_value);
  526. debug("Configuring CPORTWMAP\n");
  527. clrsetbits_le32(&sdr_ctrl->cport_wmap,
  528. SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_MASK,
  529. CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP <<
  530. SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_LSB);
  531. debug(" Write - Address ");
  532. debug("0x%08x Data 0x%08x\n",
  533. (unsigned)(&sdr_ctrl->cport_wmap),
  534. (unsigned)reg_value);
  535. reg_value = readl(&sdr_ctrl->cport_wmap);
  536. debug(" Read value without verify 0x%08x\n", (unsigned)reg_value);
  537. debug("Configuring CPORTRMAP\n");
  538. clrsetbits_le32(&sdr_ctrl->cport_rmap,
  539. SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_MASK,
  540. CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP <<
  541. SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_LSB);
  542. debug(" Write - Address ");
  543. debug("0x%08x Data 0x%08x\n",
  544. (unsigned)(&sdr_ctrl->cport_rmap),
  545. (unsigned)reg_value);
  546. reg_value = readl(&sdr_ctrl->cport_rmap);
  547. debug(" Read value without verify 0x%08x\n", (unsigned)reg_value);
  548. debug("Configuring RFIFOCMAP\n");
  549. clrsetbits_le32(&sdr_ctrl->rfifo_cmap,
  550. SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_MASK,
  551. CONFIG_HPS_SDR_CTRLCFG_RFIFOCMAP_RFIFOCMAP <<
  552. SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_LSB);
  553. debug(" Write - Address ");
  554. debug("0x%08x Data 0x%08x\n",
  555. (unsigned)(&sdr_ctrl->rfifo_cmap),
  556. (unsigned)reg_value);
  557. reg_value = readl(&sdr_ctrl->rfifo_cmap);
  558. debug(" Read value without verify 0x%08x\n", (unsigned)reg_value);
  559. debug("Configuring WFIFOCMAP\n");
  560. reg_value = readl(&sdr_ctrl->wfifo_cmap);
  561. clrsetbits_le32(&sdr_ctrl->wfifo_cmap,
  562. SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_MASK,
  563. CONFIG_HPS_SDR_CTRLCFG_WFIFOCMAP_WFIFOCMAP <<
  564. SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_LSB);
  565. debug(" Write - Address ");
  566. debug("0x%08x Data 0x%08x\n",
  567. (unsigned)(&sdr_ctrl->wfifo_cmap),
  568. (unsigned)reg_value);
  569. reg_value = readl(&sdr_ctrl->wfifo_cmap);
  570. debug(" Read value without verify 0x%08x\n", (unsigned)reg_value);
  571. debug("Configuring CPORTRDWR\n");
  572. clrsetbits_le32(&sdr_ctrl->cport_rdwr,
  573. SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_MASK,
  574. CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR <<
  575. SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_LSB);
  576. debug(" Write - Address ");
  577. debug("0x%08x Data 0x%08x\n",
  578. (unsigned)(&sdr_ctrl->cport_rdwr),
  579. (unsigned)reg_value);
  580. reg_value = readl(&sdr_ctrl->cport_rdwr);
  581. debug(" Read value without verify 0x%08x\n", (unsigned)reg_value);
  582. debug("Configuring DRAMODT\n");
  583. clrsetbits_le32(&sdr_ctrl->dram_odt,
  584. SDR_CTRLGRP_DRAMODT_READ_MASK,
  585. CONFIG_HPS_SDR_CTRLCFG_DRAMODT_READ <<
  586. SDR_CTRLGRP_DRAMODT_READ_LSB);
  587. clrsetbits_le32(&sdr_ctrl->dram_odt,
  588. SDR_CTRLGRP_DRAMODT_WRITE_MASK,
  589. CONFIG_HPS_SDR_CTRLCFG_DRAMODT_WRITE <<
  590. SDR_CTRLGRP_DRAMODT_WRITE_LSB);
  591. /* saving this value to SYSMGR.ISWGRP.HANDOFF.FPGA2SDR */
  592. writel(CONFIG_HPS_SDR_CTRLCFG_FPGAPORTRST,
  593. &sysmgr_regs->iswgrp_handoff[3]);
  594. /* only enable if the FPGA is programmed */
  595. if (fpgamgr_test_fpga_ready()) {
  596. if (sdram_write_verify(&sdr_ctrl->fpgaport_rst,
  597. CONFIG_HPS_SDR_CTRLCFG_FPGAPORTRST) == 1) {
  598. status = 1;
  599. return 1;
  600. }
  601. }
  602. /* Restore the SDR PHY Register if valid */
  603. if (sdr_phy_reg != 0xffffffff)
  604. writel(sdr_phy_reg, &sdr_ctrl->phy_ctrl0);
  605. /***** Final step - apply configuration changes *****/
  606. debug("Configuring STATICCFG_\n");
  607. clrsetbits_le32(&sdr_ctrl->static_cfg, SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK,
  608. 1 << SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB);
  609. debug(" Write - Address ");
  610. debug("0x%08x Data 0x%08x\n",
  611. (unsigned)(&sdr_ctrl->static_cfg),
  612. (unsigned)reg_value);
  613. reg_value = readl(&sdr_ctrl->static_cfg);
  614. debug(" Read value without verify 0x%08x\n", (unsigned)reg_value);
  615. sdram_set_protection_config(0, sdram_calculate_size());
  616. sdram_dump_protection_config();
  617. return status;
  618. }
  619. /*
  620. * To calculate SDRAM device size based on SDRAM controller parameters.
  621. * Size is specified in bytes.
  622. *
  623. * NOTE:
  624. * This function is compiled and linked into the preloader and
  625. * Uboot (there may be others). So if this function changes, the Preloader
  626. * and UBoot must be updated simultaneously.
  627. */
  628. unsigned long sdram_calculate_size(void)
  629. {
  630. unsigned long temp;
  631. unsigned long row, bank, col, cs, width;
  632. temp = readl(&sdr_ctrl->dram_addrw);
  633. col = (temp & SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK) >>
  634. SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB;
  635. /* SDRAM Failure When Accessing Non-Existent Memory
  636. * Use ROWBITS from Quartus/QSys to calculate SDRAM size
  637. * since the FB specifies we modify ROWBITs to work around SDRAM
  638. * controller issue.
  639. *
  640. * If the stored handoff value for rows is 0, it probably means
  641. * the preloader is older than UBoot. Use the
  642. * #define from the SOCEDS Tools per Crucible review
  643. * uboot-socfpga-204. Note that this is not a supported
  644. * configuration and is not tested. The customer
  645. * should be using preloader and uboot built from the
  646. * same tag.
  647. */
  648. row = readl(&sysmgr_regs->iswgrp_handoff[4]);
  649. if (row == 0)
  650. row = CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS;
  651. /* If the stored handoff value for rows is greater than
  652. * the field width in the sdr.dramaddrw register then
  653. * something is very wrong. Revert to using the the #define
  654. * value handed off by the SOCEDS tool chain instead of
  655. * using a broken value.
  656. */
  657. if (row > 31)
  658. row = CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS;
  659. bank = (temp & SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK) >>
  660. SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB;
  661. /* SDRAM Failure When Accessing Non-Existent Memory
  662. * Use CSBITs from Quartus/QSys to calculate SDRAM size
  663. * since the FB specifies we modify CSBITs to work around SDRAM
  664. * controller issue.
  665. */
  666. cs = (temp & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
  667. SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB;
  668. cs += 1;
  669. cs = CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS;
  670. width = readl(&sdr_ctrl->dram_if_width);
  671. /* ECC would not be calculated as its not addressible */
  672. if (width == SDRAM_WIDTH_32BIT_WITH_ECC)
  673. width = 32;
  674. if (width == SDRAM_WIDTH_16BIT_WITH_ECC)
  675. width = 16;
  676. /* calculate the SDRAM size base on this info */
  677. temp = 1 << (row + bank + col);
  678. temp = temp * cs * (width / 8);
  679. debug("sdram_calculate_memory returns %ld\n", temp);
  680. return temp;
  681. }