mpc8568mds.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /*
  2. * Copyright 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/immap_85xx.h>
  28. #include <asm/immap_fsl_pci.h>
  29. #include <spd.h>
  30. #include <i2c.h>
  31. #include <ioports.h>
  32. #include <libfdt.h>
  33. #include <fdt_support.h>
  34. #include "bcsr.h"
  35. const qe_iop_conf_t qe_iop_conf_tab[] = {
  36. /* GETH1 */
  37. {4, 10, 1, 0, 2}, /* TxD0 */
  38. {4, 9, 1, 0, 2}, /* TxD1 */
  39. {4, 8, 1, 0, 2}, /* TxD2 */
  40. {4, 7, 1, 0, 2}, /* TxD3 */
  41. {4, 23, 1, 0, 2}, /* TxD4 */
  42. {4, 22, 1, 0, 2}, /* TxD5 */
  43. {4, 21, 1, 0, 2}, /* TxD6 */
  44. {4, 20, 1, 0, 2}, /* TxD7 */
  45. {4, 15, 2, 0, 2}, /* RxD0 */
  46. {4, 14, 2, 0, 2}, /* RxD1 */
  47. {4, 13, 2, 0, 2}, /* RxD2 */
  48. {4, 12, 2, 0, 2}, /* RxD3 */
  49. {4, 29, 2, 0, 2}, /* RxD4 */
  50. {4, 28, 2, 0, 2}, /* RxD5 */
  51. {4, 27, 2, 0, 2}, /* RxD6 */
  52. {4, 26, 2, 0, 2}, /* RxD7 */
  53. {4, 11, 1, 0, 2}, /* TX_EN */
  54. {4, 24, 1, 0, 2}, /* TX_ER */
  55. {4, 16, 2, 0, 2}, /* RX_DV */
  56. {4, 30, 2, 0, 2}, /* RX_ER */
  57. {4, 17, 2, 0, 2}, /* RX_CLK */
  58. {4, 19, 1, 0, 2}, /* GTX_CLK */
  59. {1, 31, 2, 0, 3}, /* GTX125 */
  60. /* GETH2 */
  61. {5, 10, 1, 0, 2}, /* TxD0 */
  62. {5, 9, 1, 0, 2}, /* TxD1 */
  63. {5, 8, 1, 0, 2}, /* TxD2 */
  64. {5, 7, 1, 0, 2}, /* TxD3 */
  65. {5, 23, 1, 0, 2}, /* TxD4 */
  66. {5, 22, 1, 0, 2}, /* TxD5 */
  67. {5, 21, 1, 0, 2}, /* TxD6 */
  68. {5, 20, 1, 0, 2}, /* TxD7 */
  69. {5, 15, 2, 0, 2}, /* RxD0 */
  70. {5, 14, 2, 0, 2}, /* RxD1 */
  71. {5, 13, 2, 0, 2}, /* RxD2 */
  72. {5, 12, 2, 0, 2}, /* RxD3 */
  73. {5, 29, 2, 0, 2}, /* RxD4 */
  74. {5, 28, 2, 0, 2}, /* RxD5 */
  75. {5, 27, 2, 0, 3}, /* RxD6 */
  76. {5, 26, 2, 0, 2}, /* RxD7 */
  77. {5, 11, 1, 0, 2}, /* TX_EN */
  78. {5, 24, 1, 0, 2}, /* TX_ER */
  79. {5, 16, 2, 0, 2}, /* RX_DV */
  80. {5, 30, 2, 0, 2}, /* RX_ER */
  81. {5, 17, 2, 0, 2}, /* RX_CLK */
  82. {5, 19, 1, 0, 2}, /* GTX_CLK */
  83. {1, 31, 2, 0, 3}, /* GTX125 */
  84. {4, 6, 3, 0, 2}, /* MDIO */
  85. {4, 5, 1, 0, 2}, /* MDC */
  86. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  87. };
  88. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  89. extern void ddr_enable_ecc(unsigned int dram_size);
  90. #endif
  91. extern long int spd_sdram(void);
  92. void local_bus_init(void);
  93. void sdram_init(void);
  94. int board_early_init_f (void)
  95. {
  96. /*
  97. * Initialize local bus.
  98. */
  99. local_bus_init ();
  100. enable_8568mds_duart();
  101. enable_8568mds_flash_write();
  102. #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
  103. enable_8568mds_qe_mdio();
  104. #endif
  105. #ifdef CFG_I2C2_OFFSET
  106. /* Enable I2C2_SCL and I2C2_SDA */
  107. volatile struct par_io *port_c;
  108. port_c = (struct par_io*)(CFG_IMMR + 0xe0140);
  109. port_c->cpdir2 |= 0x0f000000;
  110. port_c->cppar2 &= ~0x0f000000;
  111. port_c->cppar2 |= 0x0a000000;
  112. #endif
  113. return 0;
  114. }
  115. int checkboard (void)
  116. {
  117. printf ("Board: 8568 MDS\n");
  118. return 0;
  119. }
  120. long int
  121. initdram(int board_type)
  122. {
  123. long dram_size = 0;
  124. puts("Initializing\n");
  125. #if defined(CONFIG_DDR_DLL)
  126. {
  127. /*
  128. * Work around to stabilize DDR DLL MSYNC_IN.
  129. * Errata DDR9 seems to have been fixed.
  130. * This is now the workaround for Errata DDR11:
  131. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  132. */
  133. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  134. gur->ddrdllcr = 0x81000000;
  135. asm("sync;isync;msync");
  136. udelay(200);
  137. }
  138. #endif
  139. dram_size = spd_sdram();
  140. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  141. /*
  142. * Initialize and enable DDR ECC.
  143. */
  144. ddr_enable_ecc(dram_size);
  145. #endif
  146. /*
  147. * SDRAM Initialization
  148. */
  149. sdram_init();
  150. puts(" DDR: ");
  151. return dram_size;
  152. }
  153. /*
  154. * Initialize Local Bus
  155. */
  156. void
  157. local_bus_init(void)
  158. {
  159. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  160. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  161. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  162. uint clkdiv;
  163. uint lbc_hz;
  164. sys_info_t sysinfo;
  165. get_sys_info(&sysinfo);
  166. clkdiv = (lbc->lcrr & 0x0f) * 2;
  167. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  168. gur->lbiuiplldcr1 = 0x00078080;
  169. if (clkdiv == 16) {
  170. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  171. } else if (clkdiv == 8) {
  172. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  173. } else if (clkdiv == 4) {
  174. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  175. }
  176. lbc->lcrr |= 0x00030000;
  177. asm("sync;isync;msync");
  178. }
  179. /*
  180. * Initialize SDRAM memory on the Local Bus.
  181. */
  182. void
  183. sdram_init(void)
  184. {
  185. #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
  186. uint idx;
  187. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  188. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  189. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  190. uint lsdmr_common;
  191. puts(" SDRAM: ");
  192. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  193. /*
  194. * Setup SDRAM Base and Option Registers
  195. */
  196. lbc->or2 = CFG_OR2_PRELIM;
  197. asm("msync");
  198. lbc->br2 = CFG_BR2_PRELIM;
  199. asm("msync");
  200. lbc->lbcr = CFG_LBC_LBCR;
  201. asm("msync");
  202. lbc->lsrt = CFG_LBC_LSRT;
  203. lbc->mrtpr = CFG_LBC_MRTPR;
  204. asm("msync");
  205. /*
  206. * MPC8568 uses "new" 15-16 style addressing.
  207. */
  208. lsdmr_common = CFG_LBC_LSDMR_COMMON;
  209. lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
  210. /*
  211. * Issue PRECHARGE ALL command.
  212. */
  213. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
  214. asm("sync;msync");
  215. *sdram_addr = 0xff;
  216. ppcDcbf((unsigned long) sdram_addr);
  217. udelay(100);
  218. /*
  219. * Issue 8 AUTO REFRESH commands.
  220. */
  221. for (idx = 0; idx < 8; idx++) {
  222. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
  223. asm("sync;msync");
  224. *sdram_addr = 0xff;
  225. ppcDcbf((unsigned long) sdram_addr);
  226. udelay(100);
  227. }
  228. /*
  229. * Issue 8 MODE-set command.
  230. */
  231. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
  232. asm("sync;msync");
  233. *sdram_addr = 0xff;
  234. ppcDcbf((unsigned long) sdram_addr);
  235. udelay(100);
  236. /*
  237. * Issue NORMAL OP command.
  238. */
  239. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
  240. asm("sync;msync");
  241. *sdram_addr = 0xff;
  242. ppcDcbf((unsigned long) sdram_addr);
  243. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  244. #endif /* enable SDRAM init */
  245. }
  246. #if defined(CFG_DRAM_TEST)
  247. int
  248. testdram(void)
  249. {
  250. uint *pstart = (uint *) CFG_MEMTEST_START;
  251. uint *pend = (uint *) CFG_MEMTEST_END;
  252. uint *p;
  253. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  254. CFG_MEMTEST_START,
  255. CFG_MEMTEST_END);
  256. printf("DRAM test phase 1:\n");
  257. for (p = pstart; p < pend; p++)
  258. *p = 0xaaaaaaaa;
  259. for (p = pstart; p < pend; p++) {
  260. if (*p != 0xaaaaaaaa) {
  261. printf ("DRAM test fails at: %08x\n", (uint) p);
  262. return 1;
  263. }
  264. }
  265. printf("DRAM test phase 2:\n");
  266. for (p = pstart; p < pend; p++)
  267. *p = 0x55555555;
  268. for (p = pstart; p < pend; p++) {
  269. if (*p != 0x55555555) {
  270. printf ("DRAM test fails at: %08x\n", (uint) p);
  271. return 1;
  272. }
  273. }
  274. printf("DRAM test passed.\n");
  275. return 0;
  276. }
  277. #endif
  278. #if defined(CONFIG_PCI)
  279. #ifndef CONFIG_PCI_PNP
  280. static struct pci_config_table pci_mpc8568mds_config_table[] = {
  281. {
  282. PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  283. pci_cfgfunc_config_device,
  284. {PCI_ENET0_IOADDR,
  285. PCI_ENET0_MEMADDR,
  286. PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
  287. },
  288. {}
  289. };
  290. #endif
  291. static struct pci_controller pci1_hose = {
  292. #ifndef CONFIG_PCI_PNP
  293. config_table: pci_mpc8568mds_config_table,
  294. #endif
  295. };
  296. #endif /* CONFIG_PCI */
  297. #ifdef CONFIG_PCIE1
  298. static struct pci_controller pcie1_hose;
  299. #endif /* CONFIG_PCIE1 */
  300. int first_free_busno = 0;
  301. /*
  302. * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
  303. */
  304. void
  305. pib_init(void)
  306. {
  307. u8 val8, orig_i2c_bus;
  308. /*
  309. * Assign PIB PMC2/3 to PCI bus
  310. */
  311. /*switch temporarily to I2C bus #2 */
  312. orig_i2c_bus = i2c_get_bus_num();
  313. i2c_set_bus_num(1);
  314. val8 = 0x00;
  315. i2c_write(0x23, 0x6, 1, &val8, 1);
  316. i2c_write(0x23, 0x7, 1, &val8, 1);
  317. val8 = 0xff;
  318. i2c_write(0x23, 0x2, 1, &val8, 1);
  319. i2c_write(0x23, 0x3, 1, &val8, 1);
  320. val8 = 0x00;
  321. i2c_write(0x26, 0x6, 1, &val8, 1);
  322. val8 = 0x34;
  323. i2c_write(0x26, 0x7, 1, &val8, 1);
  324. val8 = 0xf9;
  325. i2c_write(0x26, 0x2, 1, &val8, 1);
  326. val8 = 0xff;
  327. i2c_write(0x26, 0x3, 1, &val8, 1);
  328. val8 = 0x00;
  329. i2c_write(0x27, 0x6, 1, &val8, 1);
  330. i2c_write(0x27, 0x7, 1, &val8, 1);
  331. val8 = 0xff;
  332. i2c_write(0x27, 0x2, 1, &val8, 1);
  333. val8 = 0xef;
  334. i2c_write(0x27, 0x3, 1, &val8, 1);
  335. asm("eieio");
  336. }
  337. #ifdef CONFIG_PCI
  338. void
  339. pci_init_board(void)
  340. {
  341. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  342. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  343. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  344. #ifdef CONFIG_PCI1
  345. {
  346. pib_init();
  347. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
  348. extern void fsl_pci_init(struct pci_controller *hose);
  349. struct pci_controller *hose = &pci1_hose;
  350. uint pci_32 = 1; /* PORDEVSR[15] */
  351. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  352. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  353. uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
  354. uint pci_speed = 66666000;
  355. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  356. printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
  357. (pci_32) ? 32 : 64,
  358. (pci_speed == 33333000) ? "33" :
  359. (pci_speed == 66666000) ? "66" : "unknown",
  360. pci_clk_sel ? "sync" : "async",
  361. pci_agent ? "agent" : "host",
  362. pci_arb ? "arbiter" : "external-arbiter"
  363. );
  364. /* inbound */
  365. pci_set_region(hose->regions + 0,
  366. CFG_PCI_MEMORY_BUS,
  367. CFG_PCI_MEMORY_PHYS,
  368. CFG_PCI_MEMORY_SIZE,
  369. PCI_REGION_MEM | PCI_REGION_MEMORY);
  370. /* outbound memory */
  371. pci_set_region(hose->regions + 1,
  372. CFG_PCI1_MEM_BASE,
  373. CFG_PCI1_MEM_PHYS,
  374. CFG_PCI1_MEM_SIZE,
  375. PCI_REGION_MEM);
  376. /* outbound io */
  377. pci_set_region(hose->regions + 2,
  378. CFG_PCI1_IO_BASE,
  379. CFG_PCI1_IO_PHYS,
  380. CFG_PCI1_IO_SIZE,
  381. PCI_REGION_IO);
  382. hose->region_count = 3;
  383. hose->first_busno = first_free_busno;
  384. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  385. fsl_pci_init(hose);
  386. first_free_busno = hose->last_busno+1;
  387. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  388. } else {
  389. printf (" PCI: disabled\n");
  390. }
  391. }
  392. #else
  393. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  394. #endif
  395. #ifdef CONFIG_PCIE1
  396. {
  397. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR;
  398. extern void fsl_pci_init(struct pci_controller *hose);
  399. struct pci_controller *hose = &pcie1_hose;
  400. int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
  401. int pcie_configured = io_sel >= 1;
  402. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  403. printf ("\n PCIE connected to slot as %s (base address %x)",
  404. pcie_ep ? "End Point" : "Root Complex",
  405. (uint)pci);
  406. if (pci->pme_msg_det) {
  407. pci->pme_msg_det = 0xffffffff;
  408. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  409. }
  410. printf ("\n");
  411. /* inbound */
  412. pci_set_region(hose->regions + 0,
  413. CFG_PCI_MEMORY_BUS,
  414. CFG_PCI_MEMORY_PHYS,
  415. CFG_PCI_MEMORY_SIZE,
  416. PCI_REGION_MEM | PCI_REGION_MEMORY);
  417. /* outbound memory */
  418. pci_set_region(hose->regions + 1,
  419. CFG_PCIE1_MEM_BASE,
  420. CFG_PCIE1_MEM_PHYS,
  421. CFG_PCIE1_MEM_SIZE,
  422. PCI_REGION_MEM);
  423. /* outbound io */
  424. pci_set_region(hose->regions + 2,
  425. CFG_PCIE1_IO_BASE,
  426. CFG_PCIE1_IO_PHYS,
  427. CFG_PCIE1_IO_SIZE,
  428. PCI_REGION_IO);
  429. hose->region_count = 3;
  430. hose->first_busno=first_free_busno;
  431. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  432. fsl_pci_init(hose);
  433. printf ("PCIE on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  434. first_free_busno=hose->last_busno+1;
  435. } else {
  436. printf (" PCIE: disabled\n");
  437. }
  438. }
  439. #else
  440. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  441. #endif
  442. }
  443. #endif /* CONFIG_PCI */
  444. #if defined(CONFIG_OF_BOARD_SETUP)
  445. void
  446. ft_board_setup(void *blob, bd_t *bd)
  447. {
  448. int node, tmp[2];
  449. const char *path;
  450. ft_cpu_setup(blob, bd);
  451. node = fdt_path_offset(blob, "/aliases");
  452. tmp[0] = 0;
  453. if (node >= 0) {
  454. #ifdef CONFIG_PCI1
  455. path = fdt_getprop(blob, node, "pci0", NULL);
  456. if (path) {
  457. tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
  458. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  459. }
  460. #endif
  461. #ifdef CONFIG_PCIE1
  462. path = fdt_getprop(blob, node, "pci1", NULL);
  463. if (path) {
  464. tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno;
  465. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  466. }
  467. #endif
  468. }
  469. }
  470. #endif