omap.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Authors:
  6. * Aneesh V <aneesh@ti.com>
  7. * Sricharan R <r.sricharan@ti.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef _OMAP5_H_
  28. #define _OMAP5_H_
  29. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  30. #include <asm/types.h>
  31. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  32. /*
  33. * L4 Peripherals - L4 Wakeup and L4 Core now
  34. */
  35. #define OMAP54XX_L4_CORE_BASE 0x4A000000
  36. #define OMAP54XX_L4_WKUP_BASE 0x4Ae00000
  37. #define OMAP54XX_L4_PER_BASE 0x48000000
  38. #define OMAP54XX_DRAM_ADDR_SPACE_START 0x80000000
  39. #define OMAP54XX_DRAM_ADDR_SPACE_END 0xFFFFFFFF
  40. #define DRAM_ADDR_SPACE_START OMAP54XX_DRAM_ADDR_SPACE_START
  41. #define DRAM_ADDR_SPACE_END OMAP54XX_DRAM_ADDR_SPACE_END
  42. /* CONTROL */
  43. #define CTRL_BASE (OMAP54XX_L4_CORE_BASE + 0x2000)
  44. #define CONTROL_PADCONF_CORE (CTRL_BASE + 0x0800)
  45. #define CONTROL_PADCONF_WKUP (OMAP54XX_L4_WKUP_BASE + 0xc800)
  46. /* LPDDR2 IO regs. To be verified */
  47. #define LPDDR2_IO_REGS_BASE 0x4A100638
  48. /* CONTROL_ID_CODE */
  49. #define CONTROL_ID_CODE (CTRL_BASE + 0x204)
  50. /* To be verified */
  51. #define OMAP5430_CONTROL_ID_CODE_ES1_0 0x0B94202F
  52. #define OMAP5432_CONTROL_ID_CODE_ES1_0 0x0B99802F
  53. /* STD_FUSE_PROD_ID_1 */
  54. #define STD_FUSE_PROD_ID_1 (CTRL_BASE + 0x218)
  55. #define PROD_ID_1_SILICON_TYPE_SHIFT 16
  56. #define PROD_ID_1_SILICON_TYPE_MASK (3 << 16)
  57. /* UART */
  58. #define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000)
  59. #define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000)
  60. #define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000)
  61. /* General Purpose Timers */
  62. #define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000)
  63. #define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000)
  64. #define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000)
  65. /* Watchdog Timer2 - MPU watchdog */
  66. #define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000)
  67. /* 32KTIMER */
  68. #define SYNC_32KTIMER_BASE (OMAP54XX_L4_WKUP_BASE + 0x4000)
  69. /* GPMC */
  70. #define OMAP54XX_GPMC_BASE 0x50000000
  71. /* SYSTEM CONTROL MODULE */
  72. #define SYSCTRL_GENERAL_CORE_BASE 0x4A002000
  73. /*
  74. * Hardware Register Details
  75. */
  76. /* Watchdog Timer */
  77. #define WD_UNLOCK1 0xAAAA
  78. #define WD_UNLOCK2 0x5555
  79. /* GP Timer */
  80. #define TCLR_ST (0x1 << 0)
  81. #define TCLR_AR (0x1 << 1)
  82. #define TCLR_PRE (0x1 << 5)
  83. /* Control Module */
  84. #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
  85. #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
  86. #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
  87. #define CONTROL_EFUSE_2_OVERRIDE 0x00084000
  88. /* LPDDR2 IO regs */
  89. #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
  90. #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
  91. #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
  92. #define LPDDR2IO_GR10_WD_MASK (3 << 17)
  93. #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
  94. /* CONTROL_EFUSE_2 */
  95. #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
  96. #define SDCARD_PWRDNZ (1 << 26)
  97. #define SDCARD_BIAS_HIZ_MODE (1 << 25)
  98. #define SDCARD_BIAS_PWRDNZ (1 << 22)
  99. #define SDCARD_PBIASLITE_VMODE (1 << 21)
  100. #ifndef __ASSEMBLY__
  101. struct s32ktimer {
  102. unsigned char res[0x10];
  103. unsigned int s32k_cr; /* 0x10 */
  104. };
  105. #define DEVICE_TYPE_SHIFT 0x6
  106. #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
  107. #define DEVICE_GP 0x3
  108. /* Output impedance control */
  109. #define ds_120_ohm 0x0
  110. #define ds_60_ohm 0x1
  111. #define ds_45_ohm 0x2
  112. #define ds_30_ohm 0x3
  113. #define ds_mask 0x3
  114. /* Slew rate control */
  115. #define sc_slow 0x0
  116. #define sc_medium 0x1
  117. #define sc_fast 0x2
  118. #define sc_na 0x3
  119. #define sc_mask 0x3
  120. /* Target capacitance control */
  121. #define lb_5_12_pf 0x0
  122. #define lb_12_25_pf 0x1
  123. #define lb_25_50_pf 0x2
  124. #define lb_50_80_pf 0x3
  125. #define lb_mask 0x3
  126. #define usb_i_mask 0x7
  127. #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082
  128. #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
  129. #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
  130. #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
  131. #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
  132. #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL 0x7C7C7C6C
  133. #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL 0x64646464
  134. #define DDR_IO_0_VREF_CELLS_DDR3_VALUE 0xBAE8C631
  135. #define DDR_IO_1_VREF_CELLS_DDR3_VALUE 0xBC6318DC
  136. #define DDR_IO_2_VREF_CELLS_DDR3_VALUE 0x0
  137. #define EFUSE_1 0x45145100
  138. #define EFUSE_2 0x45145100
  139. #define EFUSE_3 0x45145100
  140. #define EFUSE_4 0x45145100
  141. #endif /* __ASSEMBLY__ */
  142. /*
  143. * Non-secure SRAM Addresses
  144. * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
  145. * at 0x40304000(EMU base) so that our code works for both EMU and GP
  146. */
  147. #define NON_SECURE_SRAM_START 0x40300000
  148. #define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */
  149. /* base address for indirect vectors (internal boot mode) */
  150. #define SRAM_ROM_VECT_BASE 0x4031F000
  151. #define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START
  152. /*
  153. * SRAM scratch space entries
  154. */
  155. #define OMAP5_SRAM_SCRATCH_OMAP5_REV SRAM_SCRATCH_SPACE_ADDR
  156. #define OMAP5_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4)
  157. #define OMAP5_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
  158. #define OMAP5_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
  159. #define OMAP_SRAM_SCRATCH_PRCM_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x14)
  160. #define OMAP_SRAM_SCRATCH_DPLLS_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x18)
  161. #define OMAP_SRAM_SCRATCH_VCORES_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x1C)
  162. #define OMAP5_SRAM_SCRATCH_SYS_CTRL (SRAM_SCRATCH_SPACE_ADDR + 0x20)
  163. #define OMAP5_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x24)
  164. /* Silicon revisions */
  165. #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
  166. #define OMAP4430_ES1_0 0x44300100
  167. #define OMAP4430_ES2_0 0x44300200
  168. #define OMAP4430_ES2_1 0x44300210
  169. #define OMAP4430_ES2_2 0x44300220
  170. #define OMAP4430_ES2_3 0x44300230
  171. #define OMAP4460_ES1_0 0x44600100
  172. #define OMAP4460_ES1_1 0x44600110
  173. /* ROM code defines */
  174. /* Boot device */
  175. #define BOOT_DEVICE_MASK 0xFF
  176. #define BOOT_DEVICE_OFFSET 0x8
  177. #define DEV_DESC_PTR_OFFSET 0x4
  178. #define DEV_DATA_PTR_OFFSET 0x18
  179. #define BOOT_MODE_OFFSET 0x8
  180. #define RESET_REASON_OFFSET 0x9
  181. #define CH_FLAGS_OFFSET 0xA
  182. #define CH_FLAGS_CHSETTINGS (0x1 << 0)
  183. #define CH_FLAGS_CHRAM (0x1 << 1)
  184. #define CH_FLAGS_CHFLASH (0x1 << 2)
  185. #define CH_FLAGS_CHMMCSD (0x1 << 3)
  186. #ifndef __ASSEMBLY__
  187. struct omap_boot_parameters {
  188. char *boot_message;
  189. unsigned int mem_boot_descriptor;
  190. unsigned char omap_bootdevice;
  191. unsigned char reset_reason;
  192. unsigned char ch_flags;
  193. };
  194. #endif /* __ASSEMBLY__ */
  195. #endif