sys_env_lib.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #ifndef _SYS_ENV_LIB_H
  6. #define _SYS_ENV_LIB_H
  7. #include "../../../drivers/ddr/marvell/a38x/ddr3_init.h"
  8. /* Serdes definitions */
  9. #define COMMON_PHY_BASE_ADDR 0x18300
  10. #define DEVICE_CONFIGURATION_REG0 0x18284
  11. #define DEVICE_CONFIGURATION_REG1 0x18288
  12. #define COMMON_PHY_CONFIGURATION1_REG 0x18300
  13. #define COMMON_PHY_CONFIGURATION2_REG 0x18304
  14. #define COMMON_PHY_CONFIGURATION4_REG 0x1830c
  15. #define COMMON_PHY_STATUS1_REG 0x18318
  16. #define COMMON_PHYS_SELECTORS_REG 0x183fc
  17. #define SOC_CONTROL_REG1 0x18204
  18. #define GENERAL_PURPOSE_RESERVED0_REG 0x182e0
  19. #define GBE_CONFIGURATION_REG 0x18460
  20. #define DEVICE_SAMPLE_AT_RESET1_REG 0x18600
  21. #define DEVICE_SAMPLE_AT_RESET2_REG 0x18604
  22. #define DEV_ID_REG 0x18238
  23. #define CORE_PLL_PARAMETERS_REG 0xe42e0
  24. #define CORE_PLL_CONFIG_REG 0xe42e4
  25. #define QSGMII_CONTROL_REG1 0x18494
  26. #define DEV_ID_REG_DEVICE_ID_OFFS 16
  27. #define DEV_ID_REG_DEVICE_ID_MASK 0xffff0000
  28. #define SAR_DEV_ID_OFFS 27
  29. #define SAR_DEV_ID_MASK 0x7
  30. #define POWER_AND_PLL_CTRL_REG 0xa0004
  31. #define CALIBRATION_CTRL_REG 0xa0008
  32. #define DFE_REG0 0xa001c
  33. #define DFE_REG3 0xa0028
  34. #define RESET_DFE_REG 0xa0148
  35. #define LOOPBACK_REG 0xa008c
  36. #define SYNC_PATTERN_REG 0xa0090
  37. #define INTERFACE_REG 0xa0094
  38. #define ISOLATE_REG 0xa0098
  39. #define MISC_REG 0xa013c
  40. #define GLUE_REG 0xa0140
  41. #define GENERATION_DIVIDER_FORCE_REG 0xa0144
  42. #define PCIE_REG0 0xa0120
  43. #define LANE_ALIGN_REG0 0xa0124
  44. #define SQUELCH_FFE_SETTING_REG 0xa0018
  45. #define G1_SETTINGS_0_REG 0xa0034
  46. #define G1_SETTINGS_1_REG 0xa0038
  47. #define G1_SETTINGS_3_REG 0xa0440
  48. #define G1_SETTINGS_4_REG 0xa0444
  49. #define G2_SETTINGS_0_REG 0xa003c
  50. #define G2_SETTINGS_1_REG 0xa0040
  51. #define G2_SETTINGS_2_REG 0xa00f8
  52. #define G2_SETTINGS_3_REG 0xa0448
  53. #define G2_SETTINGS_4_REG 0xa044c
  54. #define G3_SETTINGS_0_REG 0xa0044
  55. #define G3_SETTINGS_1_REG 0xa0048
  56. #define G3_SETTINGS_3_REG 0xa0450
  57. #define G3_SETTINGS_4_REG 0xa0454
  58. #define VTHIMPCAL_CTRL_REG 0xa0104
  59. #define REF_REG0 0xa0134
  60. #define CAL_REG6 0xa0168
  61. #define RX_REG2 0xa0184
  62. #define RX_REG3 0xa0188
  63. #define PCIE_REG1 0xa0288
  64. #define PCIE_REG3 0xa0290
  65. #define LANE_CFG1_REG 0xa0604
  66. #define LANE_CFG4_REG 0xa0620
  67. #define LANE_CFG5_REG 0xa0624
  68. #define GLOBAL_CLK_CTRL 0xa0704
  69. #define GLOBAL_MISC_CTRL 0xa0718
  70. #define GLOBAL_CLK_SRC_HI 0xa0710
  71. #define GLOBAL_CLK_CTRL 0xa0704
  72. #define GLOBAL_MISC_CTRL 0xa0718
  73. #define GLOBAL_PM_CTRL 0xa0740
  74. /* SATA registers */
  75. #define SATA_CTRL_REG_IND_ADDR 0xa80a0
  76. #define SATA_CTRL_REG_IND_DATA 0xa80a4
  77. #define SATA_VENDOR_PORT_0_REG_ADDR 0xa8178
  78. #define SATA_VENDOR_PORT_1_REG_ADDR 0xa81f8
  79. #define SATA_VENDOR_PORT_0_REG_DATA 0xa817c
  80. #define SATA_VENDOR_PORT_1_REG_DATA 0xa81fc
  81. /* Reference clock values and mask */
  82. #define POWER_AND_PLL_CTRL_REG_100MHZ_VAL 0x0
  83. #define POWER_AND_PLL_CTRL_REG_25MHZ_VAL_1 0x1
  84. #define POWER_AND_PLL_CTRL_REG_25MHZ_VAL_2 0x2
  85. #define POWER_AND_PLL_CTRL_REG_40MHZ_VAL 0x3
  86. #define GLOBAL_PM_CTRL_REG_25MHZ_VAL 0x7
  87. #define GLOBAL_PM_CTRL_REG_40MHZ_VAL 0xc
  88. #define LANE_CFG4_REG_25MHZ_VAL 0x200
  89. #define LANE_CFG4_REG_40MHZ_VAL 0x300
  90. #define POWER_AND_PLL_CTRL_REG_MASK (~(0x1f))
  91. #define GLOBAL_PM_CTRL_REG_MASK (~(0xff))
  92. #define LANE_CFG4_REG_MASK (~(0x1f00))
  93. #define REF_CLK_SELECTOR_VAL_PEX0(reg_val) (reg_val >> 2) & 0x1
  94. #define REF_CLK_SELECTOR_VAL_PEX1(reg_val) (reg_val >> 3) & 0x1
  95. #define REF_CLK_SELECTOR_VAL_PEX2(reg_val) (reg_val >> 30) & 0x1
  96. #define REF_CLK_SELECTOR_VAL_PEX3(reg_val) (reg_val >> 31) & 0x1
  97. #define REF_CLK_SELECTOR_VAL(reg_val) (reg_val & 0x1)
  98. #define MAX_SELECTOR_VAL 10
  99. /* TWSI addresses */
  100. /* starting from A38x A0, i2c address of EEPROM is 0x57 */
  101. #ifdef CONFIG_ARMADA_39X
  102. #define EEPROM_I2C_ADDR 0x50
  103. #else
  104. #define EEPROM_I2C_ADDR (sys_env_device_rev_get() == \
  105. MV_88F68XX_Z1_ID ? 0x50 : 0x57)
  106. #endif
  107. #define RD_GET_MODE_ADDR 0x4c
  108. #define DB_GET_MODE_SLM1363_ADDR 0x25
  109. #define DB_GET_MODE_SLM1364_ADDR 0x24
  110. #define DB381_GET_MODE_SLM1426_1427_ADDR 0x56
  111. /* DB-BP Board 'SatR' mapping */
  112. #define SATR_DB_LANE1_MAX_OPTIONS 7
  113. #define SATR_DB_LANE1_CFG_MASK 0x7
  114. #define SATR_DB_LANE1_CFG_OFFSET 0
  115. #define SATR_DB_LANE2_MAX_OPTIONS 4
  116. #define SATR_DB_LANE2_CFG_MASK 0x38
  117. #define SATR_DB_LANE2_CFG_OFFSET 3
  118. /* GP Board 'SatR' mapping */
  119. #define SATR_GP_LANE1_CFG_MASK 0x4
  120. #define SATR_GP_LANE1_CFG_OFFSET 2
  121. #define SATR_GP_LANE2_CFG_MASK 0x8
  122. #define SATR_GP_LANE2_CFG_OFFSET 3
  123. /* For setting MPP2 and MPP3 to be TWSI mode and MPP 0,1 to UART mode */
  124. #define MPP_CTRL_REG 0x18000
  125. #define MPP_SET_MASK (~(0xffff))
  126. #define MPP_SET_DATA (0x1111)
  127. #define MPP_UART1_SET_MASK (~(0xff000))
  128. #define MPP_UART1_SET_DATA (0x66000)
  129. #define AVS_DEBUG_CNTR_REG 0xe4124
  130. #define AVS_DEBUG_CNTR_DEFAULT_VALUE 0x08008073
  131. #define AVS_ENABLED_CONTROL 0xe4130
  132. #define AVS_LOW_VDD_LIMIT_OFFS 4
  133. #define AVS_LOW_VDD_LIMIT_MASK (0xff << AVS_LOW_VDD_LIMIT_OFFS)
  134. #define AVS_LOW_VDD_LIMIT_VAL (0x27 << AVS_LOW_VDD_LIMIT_OFFS)
  135. #define AVS_HIGH_VDD_LIMIT_OFFS 12
  136. #define AVS_HIGH_VDD_LIMIT_MASK (0xff << AVS_HIGH_VDD_LIMIT_OFFS)
  137. #define AVS_HIGH_VDD_LIMIT_VAL (0x27 << AVS_HIGH_VDD_LIMIT_OFFS)
  138. /* Board ID numbers */
  139. #define MARVELL_BOARD_ID_MASK 0x10
  140. /* Customer boards for A38x */
  141. #define A38X_CUSTOMER_BOARD_ID_BASE 0x0
  142. #define A38X_CUSTOMER_BOARD_ID0 (A38X_CUSTOMER_BOARD_ID_BASE + 0)
  143. #define A38X_CUSTOMER_BOARD_ID1 (A38X_CUSTOMER_BOARD_ID_BASE + 1)
  144. #define A38X_MV_MAX_CUSTOMER_BOARD_ID (A38X_CUSTOMER_BOARD_ID_BASE + 2)
  145. #define A38X_MV_CUSTOMER_BOARD_NUM (A38X_MV_MAX_CUSTOMER_BOARD_ID - \
  146. A38X_CUSTOMER_BOARD_ID_BASE)
  147. /* Marvell boards for A38x */
  148. #define A38X_MARVELL_BOARD_ID_BASE 0x10
  149. #define RD_NAS_68XX_ID (A38X_MARVELL_BOARD_ID_BASE + 0)
  150. #define DB_68XX_ID (A38X_MARVELL_BOARD_ID_BASE + 1)
  151. #define RD_AP_68XX_ID (A38X_MARVELL_BOARD_ID_BASE + 2)
  152. #define DB_AP_68XX_ID (A38X_MARVELL_BOARD_ID_BASE + 3)
  153. #define DB_GP_68XX_ID (A38X_MARVELL_BOARD_ID_BASE + 4)
  154. #define DB_BP_6821_ID (A38X_MARVELL_BOARD_ID_BASE + 5)
  155. #define DB_AMC_6820_ID (A38X_MARVELL_BOARD_ID_BASE + 6)
  156. #define A38X_MV_MAX_MARVELL_BOARD_ID (A38X_MARVELL_BOARD_ID_BASE + 7)
  157. #define A38X_MV_MARVELL_BOARD_NUM (A38X_MV_MAX_MARVELL_BOARD_ID - \
  158. A38X_MARVELL_BOARD_ID_BASE)
  159. /* Customer boards for A39x */
  160. #define A39X_CUSTOMER_BOARD_ID_BASE 0x20
  161. #define A39X_CUSTOMER_BOARD_ID0 (A39X_CUSTOMER_BOARD_ID_BASE + 0)
  162. #define A39X_CUSTOMER_BOARD_ID1 (A39X_CUSTOMER_BOARD_ID_BASE + 1)
  163. #define A39X_MV_MAX_CUSTOMER_BOARD_ID (A39X_CUSTOMER_BOARD_ID_BASE + 2)
  164. #define A39X_MV_CUSTOMER_BOARD_NUM (A39X_MV_MAX_CUSTOMER_BOARD_ID - \
  165. A39X_CUSTOMER_BOARD_ID_BASE)
  166. /* Marvell boards for A39x */
  167. #define A39X_MARVELL_BOARD_ID_BASE 0x30
  168. #define A39X_DB_69XX_ID (A39X_MARVELL_BOARD_ID_BASE + 0)
  169. #define A39X_RD_69XX_ID (A39X_MARVELL_BOARD_ID_BASE + 1)
  170. #define A39X_MV_MAX_MARVELL_BOARD_ID (A39X_MARVELL_BOARD_ID_BASE + 2)
  171. #define A39X_MV_MARVELL_BOARD_NUM (A39X_MV_MAX_MARVELL_BOARD_ID - \
  172. A39X_MARVELL_BOARD_ID_BASE)
  173. #ifdef CONFIG_ARMADA_38X
  174. #define CUTOMER_BOARD_ID_BASE A38X_CUSTOMER_BOARD_ID_BASE
  175. #define CUSTOMER_BOARD_ID0 A38X_CUSTOMER_BOARD_ID0
  176. #define CUSTOMER_BOARD_ID1 A38X_CUSTOMER_BOARD_ID1
  177. #define MV_MAX_CUSTOMER_BOARD_ID A38X_MV_MAX_CUSTOMER_BOARD_ID
  178. #define MV_CUSTOMER_BOARD_NUM A38X_MV_CUSTOMER_BOARD_NUM
  179. #define MARVELL_BOARD_ID_BASE A38X_MARVELL_BOARD_ID_BASE
  180. #define MV_MAX_MARVELL_BOARD_ID A38X_MV_MAX_MARVELL_BOARD_ID
  181. #define MV_MARVELL_BOARD_NUM A38X_MV_MARVELL_BOARD_NUM
  182. #define MV_DEFAULT_BOARD_ID DB_68XX_ID
  183. #define MV_DEFAULT_DEVICE_ID MV_6811
  184. #elif defined(CONFIG_ARMADA_39X)
  185. #define CUTOMER_BOARD_ID_BASE A39X_CUSTOMER_BOARD_ID_BASE
  186. #define CUSTOMER_BOARD_ID0 A39X_CUSTOMER_BOARD_ID0
  187. #define CUSTOMER_BOARD_ID1 A39X_CUSTOMER_BOARD_ID1
  188. #define MV_MAX_CUSTOMER_BOARD_ID A39X_MV_MAX_CUSTOMER_BOARD_ID
  189. #define MV_CUSTOMER_BOARD_NUM A39X_MV_CUSTOMER_BOARD_NUM
  190. #define MARVELL_BOARD_ID_BASE A39X_MARVELL_BOARD_ID_BASE
  191. #define MV_MAX_MARVELL_BOARD_ID A39X_MV_MAX_MARVELL_BOARD_ID
  192. #define MV_MARVELL_BOARD_NUM A39X_MV_MARVELL_BOARD_NUM
  193. #define MV_DEFAULT_BOARD_ID A39X_DB_69XX_ID
  194. #define MV_DEFAULT_DEVICE_ID MV_6920
  195. #endif
  196. #define MV_INVALID_BOARD_ID 0xffffffff
  197. /* device revesion */
  198. #define DEV_VERSION_ID_REG 0x1823c
  199. #define REVISON_ID_OFFS 8
  200. #define REVISON_ID_MASK 0xf00
  201. /* A38x revisions */
  202. #define MV_88F68XX_Z1_ID 0x0
  203. #define MV_88F68XX_A0_ID 0x4
  204. /* A39x revisions */
  205. #define MV_88F69XX_Z1_ID 0x2
  206. #define MPP_CONTROL_REG(id) (0x18000 + (id * 4))
  207. #define GPP_DATA_OUT_REG(grp) (MV_GPP_REGS_BASE(grp) + 0x00)
  208. #define GPP_DATA_OUT_EN_REG(grp) (MV_GPP_REGS_BASE(grp) + 0x04)
  209. #define GPP_DATA_IN_REG(grp) (MV_GPP_REGS_BASE(grp) + 0x10)
  210. #define MV_GPP_REGS_BASE(unit) (0x18100 + ((unit) * 0x40))
  211. #define MPP_REG_NUM(GPIO_NUM) (GPIO_NUM / 8)
  212. #define MPP_MASK(GPIO_NUM) (0xf << 4 * (GPIO_NUM - \
  213. (MPP_REG_NUM(GPIO_NUM) * 8)));
  214. #define GPP_REG_NUM(GPIO_NUM) (GPIO_NUM / 32)
  215. #define GPP_MASK(GPIO_NUM) (1 << GPIO_NUM % 32)
  216. /* device ID */
  217. /* Armada 38x Family */
  218. #define MV_6810_DEV_ID 0x6810
  219. #define MV_6811_DEV_ID 0x6811
  220. #define MV_6820_DEV_ID 0x6820
  221. #define MV_6828_DEV_ID 0x6828
  222. /* Armada 39x Family */
  223. #define MV_6920_DEV_ID 0x6920
  224. #define MV_6928_DEV_ID 0x6928
  225. enum {
  226. MV_6810,
  227. MV_6820,
  228. MV_6811,
  229. MV_6828,
  230. MV_NONE,
  231. MV_6920,
  232. MV_6928,
  233. MV_MAX_DEV_ID,
  234. };
  235. #define MV_6820_INDEX 0
  236. #define MV_6810_INDEX 1
  237. #define MV_6811_INDEX 2
  238. #define MV_6828_INDEX 3
  239. #define MV_6920_INDEX 0
  240. #define MV_6928_INDEX 1
  241. #ifdef CONFIG_ARMADA_38X
  242. #define MAX_DEV_ID_NUM 4
  243. #else
  244. #define MAX_DEV_ID_NUM 2
  245. #endif
  246. #define MV_6820_INDEX 0
  247. #define MV_6810_INDEX 1
  248. #define MV_6811_INDEX 2
  249. #define MV_6828_INDEX 3
  250. #define MV_6920_INDEX 0
  251. #define MV_6928_INDEX 1
  252. enum unit_id {
  253. PEX_UNIT_ID,
  254. ETH_GIG_UNIT_ID,
  255. USB3H_UNIT_ID,
  256. USB3D_UNIT_ID,
  257. SATA_UNIT_ID,
  258. QSGMII_UNIT_ID,
  259. XAUI_UNIT_ID,
  260. RXAUI_UNIT_ID,
  261. MAX_UNITS_ID
  262. };
  263. struct board_wakeup_gpio {
  264. u32 board_id;
  265. int gpio_num;
  266. };
  267. enum suspend_wakeup_status {
  268. SUSPEND_WAKEUP_DISABLED,
  269. SUSPEND_WAKEUP_ENABLED,
  270. SUSPEND_WAKEUP_ENABLED_GPIO_DETECTED,
  271. };
  272. /*
  273. * GPIO status indication for Suspend Wakeup:
  274. * If suspend to RAM is supported and GPIO inidcation is implemented,
  275. * set the gpio number
  276. * If suspend to RAM is supported but GPIO indication is not implemented
  277. * set '-2'
  278. * If suspend to RAM is not supported set '-1'
  279. */
  280. #ifdef CONFIG_CUSTOMER_BOARD_SUPPORT
  281. #ifdef CONFIG_ARMADA_38X
  282. #define MV_BOARD_WAKEUP_GPIO_INFO { \
  283. {A38X_CUSTOMER_BOARD_ID0, -1 }, \
  284. {A38X_CUSTOMER_BOARD_ID0, -1 }, \
  285. };
  286. #else
  287. #define MV_BOARD_WAKEUP_GPIO_INFO { \
  288. {A39X_CUSTOMER_BOARD_ID0, -1 }, \
  289. {A39X_CUSTOMER_BOARD_ID0, -1 }, \
  290. };
  291. #endif /* CONFIG_ARMADA_38X */
  292. #else
  293. #ifdef CONFIG_ARMADA_38X
  294. #define MV_BOARD_WAKEUP_GPIO_INFO { \
  295. {RD_NAS_68XX_ID, -2 }, \
  296. {DB_68XX_ID, -1 }, \
  297. {RD_AP_68XX_ID, -2 }, \
  298. {DB_AP_68XX_ID, -2 }, \
  299. {DB_GP_68XX_ID, -2 }, \
  300. {DB_BP_6821_ID, -2 }, \
  301. {DB_AMC_6820_ID, -2 }, \
  302. };
  303. #else
  304. #define MV_BOARD_WAKEUP_GPIO_INFO { \
  305. {A39X_RD_69XX_ID, -1 }, \
  306. {A39X_DB_69XX_ID, -1 }, \
  307. };
  308. #endif /* CONFIG_ARMADA_38X */
  309. #endif /* CONFIG_CUSTOMER_BOARD_SUPPORT */
  310. u32 mv_board_tclk_get(void);
  311. u32 mv_board_id_get(void);
  312. u32 mv_board_id_index_get(u32 board_id);
  313. u32 sys_env_unit_max_num_get(enum unit_id unit);
  314. enum suspend_wakeup_status sys_env_suspend_wakeup_check(void);
  315. u8 sys_env_device_rev_get(void);
  316. u32 sys_env_device_id_get(void);
  317. u16 sys_env_model_get(void);
  318. struct dlb_config *sys_env_dlb_config_ptr_get(void);
  319. u32 sys_env_get_cs_ena_from_reg(void);
  320. #endif /* _SYS_ENV_LIB_H */