ddr.h 1.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __DDR_H__
  7. #define __DDR_H__
  8. dimm_params_t ddr_raw_timing = {
  9. .n_ranks = 2,
  10. .rank_density = 2147483648u,
  11. .capacity = 4294967296u,
  12. .primary_sdram_width = 64,
  13. .ec_sdram_width = 8,
  14. .registered_dimm = 0,
  15. .mirrored_dimm = 1,
  16. .n_row_addr = 15,
  17. .n_col_addr = 10,
  18. .n_banks_per_sdram_device = 8,
  19. .edc_config = 2, /* ECC */
  20. .burst_lengths_bitmask = 0x0c,
  21. .tckmin_x_ps = 1071,
  22. .caslat_x = 0x2fe << 4, /* 5,6,7,8,9,10,11,13 */
  23. .taa_ps = 13910,
  24. .twr_ps = 15000,
  25. .trcd_ps = 13910,
  26. .trrd_ps = 6000,
  27. .trp_ps = 13910,
  28. .tras_ps = 34000,
  29. .trc_ps = 48910,
  30. .trfc_ps = 260000,
  31. .twtr_ps = 7500,
  32. .trtp_ps = 7500,
  33. .refresh_rate_ps = 7800000,
  34. .tfaw_ps = 35000,
  35. };
  36. struct board_specific_parameters {
  37. u32 n_ranks;
  38. u32 datarate_mhz_high;
  39. u32 rank_gb;
  40. u32 clk_adjust;
  41. u32 wrlvl_start;
  42. u32 wrlvl_ctl_2;
  43. u32 wrlvl_ctl_3;
  44. u32 cpo;
  45. u32 write_data_delay;
  46. u32 force_2t;
  47. };
  48. /*
  49. * These tables contain all valid speeds we want to override with board
  50. * specific parameters. datarate_mhz_high values need to be in ascending order
  51. * for each n_ranks group.
  52. */
  53. static const struct board_specific_parameters udimm0[] = {
  54. /*
  55. * memory controller 0
  56. * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T
  57. * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay |
  58. */
  59. {2, 1066, 4, 8, 4, 0x05070609, 0x08090a08, 0xff, 2, 0},
  60. {2, 1350, 4, 4, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0},
  61. {2, 1350, 0, 5, 7, 0x0709090b, 0x0c0c0d09, 0xff, 2, 0},
  62. {2, 1666, 4, 4, 8, 0x080a0a0d, 0x0d10100b, 0xff, 2, 0},
  63. {2, 1666, 0, 5, 7, 0x080a0a0c, 0x0d0d0e0a, 0xff, 2, 0},
  64. {}
  65. };
  66. static const struct board_specific_parameters *udimms[] = {
  67. udimm0,
  68. };
  69. #endif