hsdk.dts 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 Synopsys, Inc. All rights reserved.
  4. */
  5. /dts-v1/;
  6. #include "skeleton.dtsi"
  7. #include "dt-bindings/clock/snps,hsdk-cgu.h"
  8. / {
  9. model = "snps,hsdk";
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. aliases {
  13. console = &uart0;
  14. spi0 = &spi0;
  15. };
  16. cpu_card {
  17. core_clk: core_clk {
  18. #clock-cells = <0>;
  19. compatible = "fixed-clock";
  20. clock-frequency = <500000000>;
  21. u-boot,dm-pre-reloc;
  22. };
  23. };
  24. clk-fmeas {
  25. clocks = <&cgu_clk CLK_ARC_PLL>, <&cgu_clk CLK_SYS_PLL>,
  26. <&cgu_clk CLK_TUN_PLL>, <&cgu_clk CLK_DDR_PLL>,
  27. <&cgu_clk CLK_ARC>, <&cgu_clk CLK_HDMI_PLL>,
  28. <&cgu_clk CLK_TUN_TUN>, <&cgu_clk CLK_HDMI>,
  29. <&cgu_clk CLK_SYS_APB>, <&cgu_clk CLK_SYS_AXI>,
  30. <&cgu_clk CLK_SYS_ETH>, <&cgu_clk CLK_SYS_USB>,
  31. <&cgu_clk CLK_SYS_SDIO>, <&cgu_clk CLK_SYS_HDMI>,
  32. <&cgu_clk CLK_SYS_GFX_CORE>, <&cgu_clk CLK_SYS_GFX_DMA>,
  33. <&cgu_clk CLK_SYS_GFX_CFG>, <&cgu_clk CLK_SYS_DMAC_CORE>,
  34. <&cgu_clk CLK_SYS_DMAC_CFG>, <&cgu_clk CLK_SYS_SDIO_REF>,
  35. <&cgu_clk CLK_SYS_SPI_REF>, <&cgu_clk CLK_SYS_I2C_REF>,
  36. <&cgu_clk CLK_SYS_UART_REF>, <&cgu_clk CLK_SYS_EBI_REF>,
  37. <&cgu_clk CLK_TUN_ROM>, <&cgu_clk CLK_TUN_PWM>;
  38. clock-names = "cpu-pll", "sys-pll",
  39. "tun-pll", "ddr-clk",
  40. "cpu-clk", "hdmi-pll",
  41. "tun-clk", "hdmi-clk",
  42. "apb-clk", "axi-clk",
  43. "eth-clk", "usb-clk",
  44. "sdio-clk", "hdmi-sys-clk",
  45. "gfx-core-clk", "gfx-dma-clk",
  46. "gfx-cfg-clk", "dmac-core-clk",
  47. "dmac-cfg-clk", "sdio-ref-clk",
  48. "spi-clk", "i2c-clk",
  49. "uart-clk", "ebi-clk",
  50. "rom-clk", "pwm-clk";
  51. };
  52. cgu_clk: cgu-clk@f0000000 {
  53. compatible = "snps,hsdk-cgu-clock";
  54. reg = <0xf0000000 0x10>, <0xf00014B8 0x4>;
  55. #clock-cells = <1>;
  56. };
  57. uart0: serial0@f0005000 {
  58. compatible = "snps,dw-apb-uart";
  59. reg = <0xf0005000 0x1000>;
  60. reg-shift = <2>;
  61. reg-io-width = <4>;
  62. };
  63. ethernet@f0008000 {
  64. #interrupt-cells = <1>;
  65. compatible = "altr,socfpga-stmmac";
  66. reg = <0xf0008000 0x2000>;
  67. phy-mode = "gmii";
  68. };
  69. ehci@0xf0040000 {
  70. compatible = "generic-ehci";
  71. reg = <0xf0040000 0x100>;
  72. };
  73. ohci@0xf0060000 {
  74. compatible = "generic-ohci";
  75. reg = <0xf0060000 0x100>;
  76. };
  77. spi0: spi@f0020000 {
  78. compatible = "snps,dw-apb-ssi";
  79. reg = <0xf0020000 0x1000>;
  80. #address-cells = <1>;
  81. #size-cells = <0>;
  82. spi-max-frequency = <4000000>;
  83. clocks = <&cgu_clk CLK_SYS_SPI_REF>;
  84. clock-names = "spi_clk";
  85. cs-gpio = <&cs_gpio 0>;
  86. spi_flash@0 {
  87. compatible = "spi-flash";
  88. reg = <0>;
  89. spi-max-frequency = <4000000>;
  90. };
  91. };
  92. cs_gpio: gpio@f00014b0 {
  93. compatible = "snps,creg-gpio";
  94. reg = <0xf00014b0 0x4>;
  95. gpio-controller;
  96. #gpio-cells = <1>;
  97. gpio-bank-name = "hsdk-spi-cs";
  98. gpio-count = <1>;
  99. gpio-first-shift = <0>;
  100. gpio-bit-per-line = <2>;
  101. gpio-activate-val = <2>;
  102. gpio-deactivate-val = <3>;
  103. gpio-default-val = <1>;
  104. };
  105. };