pll-base-ld20.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * Copyright (C) 2016 Socionext Inc.
  3. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <linux/bitops.h>
  8. #include <linux/delay.h>
  9. #include <linux/errno.h>
  10. #include <linux/io.h>
  11. #include <linux/sizes.h>
  12. #include "pll.h"
  13. /* PLL type: SSC */
  14. #define SC_PLLCTRL_SSC_DK_MASK GENMASK(14, 0)
  15. #define SC_PLLCTRL_SSC_EN BIT(31)
  16. #define SC_PLLCTRL2_NRSTDS BIT(28)
  17. #define SC_PLLCTRL2_SSC_JK_MASK GENMASK(26, 0)
  18. #define SC_PLLCTRL3_REGI_SHIFT 16
  19. #define SC_PLLCTRL3_REGI_MASK GENMASK(19, 16)
  20. /* PLL type: VPLL27 */
  21. #define SC_VPLL27CTRL_WP BIT(0)
  22. #define SC_VPLL27CTRL3_K_LD BIT(28)
  23. /* PLL type: DSPLL */
  24. #define SC_DSPLLCTRL2_K_LD BIT(28)
  25. int uniphier_ld20_sscpll_init(unsigned long reg_base, unsigned int freq,
  26. unsigned int ssc_rate, unsigned int divn)
  27. {
  28. void __iomem *base;
  29. u32 tmp;
  30. base = ioremap(reg_base, SZ_16);
  31. if (!base)
  32. return -ENOMEM;
  33. if (freq != UNIPHIER_PLL_FREQ_DEFAULT) {
  34. tmp = readl(base); /* SSCPLLCTRL */
  35. tmp &= ~SC_PLLCTRL_SSC_DK_MASK;
  36. tmp |= (487 * freq * ssc_rate / divn / 512) &
  37. SC_PLLCTRL_SSC_DK_MASK;
  38. writel(tmp, base);
  39. tmp = readl(base + 4);
  40. tmp &= ~SC_PLLCTRL2_SSC_JK_MASK;
  41. tmp |= (41859 * freq / divn) & SC_PLLCTRL2_SSC_JK_MASK;
  42. writel(tmp, base + 4);
  43. udelay(50);
  44. }
  45. tmp = readl(base + 4); /* SSCPLLCTRL2 */
  46. tmp |= SC_PLLCTRL2_NRSTDS;
  47. writel(tmp, base + 4);
  48. iounmap(base);
  49. return 0;
  50. }
  51. int uniphier_ld20_sscpll_ssc_en(unsigned long reg_base)
  52. {
  53. void __iomem *base;
  54. u32 tmp;
  55. base = ioremap(reg_base, SZ_16);
  56. if (!base)
  57. return -ENOMEM;
  58. tmp = readl(base); /* SSCPLLCTRL */
  59. tmp |= SC_PLLCTRL_SSC_EN;
  60. writel(tmp, base);
  61. iounmap(base);
  62. return 0;
  63. }
  64. int uniphier_ld20_sscpll_set_regi(unsigned long reg_base, unsigned regi)
  65. {
  66. void __iomem *base;
  67. u32 tmp;
  68. base = ioremap(reg_base, SZ_16);
  69. if (!base)
  70. return -ENOMEM;
  71. tmp = readl(base + 8); /* SSCPLLCTRL3 */
  72. tmp &= ~SC_PLLCTRL3_REGI_MASK;
  73. tmp |= regi << SC_PLLCTRL3_REGI_SHIFT;
  74. writel(tmp, base + 8);
  75. iounmap(base);
  76. return 0;
  77. }
  78. int uniphier_ld20_vpll27_init(unsigned long reg_base)
  79. {
  80. void __iomem *base;
  81. u32 tmp;
  82. base = ioremap(reg_base, SZ_16);
  83. if (!base)
  84. return -ENOMEM;
  85. tmp = readl(base); /* VPLL27CTRL */
  86. tmp |= SC_VPLL27CTRL_WP; /* write protect off */
  87. writel(tmp, base);
  88. tmp = readl(base + 8); /* VPLL27CTRL3 */
  89. tmp |= SC_VPLL27CTRL3_K_LD;
  90. writel(tmp, base + 8);
  91. tmp = readl(base); /* VPLL27CTRL */
  92. tmp &= ~SC_VPLL27CTRL_WP; /* write protect on */
  93. writel(tmp, base);
  94. iounmap(base);
  95. return 0;
  96. }
  97. int uniphier_ld20_dspll_init(unsigned long reg_base)
  98. {
  99. void __iomem *base;
  100. u32 tmp;
  101. base = ioremap(reg_base, SZ_16);
  102. if (!base)
  103. return -ENOMEM;
  104. tmp = readl(base + 4); /* DSPLLCTRL2 */
  105. tmp |= SC_DSPLLCTRL2_K_LD;
  106. writel(tmp, base + 4);
  107. iounmap(base);
  108. return 0;
  109. }