start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. _undefined_instruction: .word undefined_instruction
  44. _software_interrupt: .word software_interrupt
  45. _prefetch_abort: .word prefetch_abort
  46. _data_abort: .word data_abort
  47. _not_used: .word not_used
  48. _irq: .word irq
  49. _fiq: .word fiq
  50. _pad: .word 0x12345678 /* now 16*4=64 */
  51. .global _end_vect
  52. _end_vect:
  53. .balignl 16,0xdeadbeef
  54. /*************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * setup Memory and board specific bits prior to relocation.
  60. * relocate armboot to ram
  61. * setup stack
  62. *
  63. *************************************************************************/
  64. .globl _TEXT_BASE
  65. _TEXT_BASE:
  66. .word CONFIG_SYS_TEXT_BASE
  67. #ifdef CONFIG_TEGRA2
  68. /*
  69. * Tegra2 uses 2 separate CPUs - the AVP (ARM7TDMI) and the CPU (dual A9s).
  70. * U-Boot runs on the AVP first, setting things up for the CPU (PLLs,
  71. * muxes, clocks, clamps, etc.). Then the AVP halts, and expects the CPU
  72. * to pick up its reset vector, which points here.
  73. */
  74. .globl _armboot_start
  75. _armboot_start:
  76. .word _start
  77. #endif
  78. /*
  79. * These are defined in the board-specific linker script.
  80. */
  81. .globl _bss_start_ofs
  82. _bss_start_ofs:
  83. .word __bss_start - _start
  84. .globl _bss_end_ofs
  85. _bss_end_ofs:
  86. .word __bss_end__ - _start
  87. .globl _end_ofs
  88. _end_ofs:
  89. .word _end - _start
  90. #ifdef CONFIG_USE_IRQ
  91. /* IRQ stack memory (calculated at run-time) */
  92. .globl IRQ_STACK_START
  93. IRQ_STACK_START:
  94. .word 0x0badc0de
  95. /* IRQ stack memory (calculated at run-time) */
  96. .globl FIQ_STACK_START
  97. FIQ_STACK_START:
  98. .word 0x0badc0de
  99. #endif
  100. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  101. .globl IRQ_STACK_START_IN
  102. IRQ_STACK_START_IN:
  103. .word 0x0badc0de
  104. /*
  105. * the actual reset code
  106. */
  107. reset:
  108. /*
  109. * set the cpu to SVC32 mode
  110. */
  111. mrs r0, cpsr
  112. bic r0, r0, #0x1f
  113. orr r0, r0, #0xd3
  114. msr cpsr,r0
  115. #if defined(CONFIG_OMAP34XX)
  116. /* Copy vectors to mask ROM indirect addr */
  117. adr r0, _start @ r0 <- current position of code
  118. add r0, r0, #4 @ skip reset vector
  119. mov r2, #64 @ r2 <- size to copy
  120. add r2, r0, r2 @ r2 <- source end address
  121. mov r1, #SRAM_OFFSET0 @ build vect addr
  122. mov r3, #SRAM_OFFSET1
  123. add r1, r1, r3
  124. mov r3, #SRAM_OFFSET2
  125. add r1, r1, r3
  126. next:
  127. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  128. stmia r1!, {r3 - r10} @ copy to target address [r1]
  129. cmp r0, r2 @ until source end address [r2]
  130. bne next @ loop until equal */
  131. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  132. /* No need to copy/exec the clock code - DPLL adjust already done
  133. * in NAND/oneNAND Boot.
  134. */
  135. bl cpy_clk_code @ put dpll adjust code behind vectors
  136. #endif /* NAND Boot */
  137. #endif
  138. /* the mask ROM code should have PLL and others stable */
  139. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  140. bl cpu_init_crit
  141. #endif
  142. /* Set stackpointer in internal RAM to call board_init_f */
  143. call_board_init_f:
  144. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  145. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  146. ldr r0,=0x00000000
  147. bl board_init_f
  148. /*------------------------------------------------------------------------------*/
  149. /*
  150. * void relocate_code (addr_sp, gd, addr_moni)
  151. *
  152. * This "function" does not return, instead it continues in RAM
  153. * after relocating the monitor code.
  154. *
  155. */
  156. .globl relocate_code
  157. relocate_code:
  158. mov r4, r0 /* save addr_sp */
  159. mov r5, r1 /* save addr of gd */
  160. mov r6, r2 /* save addr of destination */
  161. /* Set up the stack */
  162. stack_setup:
  163. mov sp, r4
  164. adr r0, _start
  165. #ifndef CONFIG_PRELOADER
  166. cmp r0, r6
  167. beq clear_bss /* skip relocation */
  168. #endif
  169. mov r1, r6 /* r1 <- scratch for copy_loop */
  170. ldr r3, _bss_start_ofs
  171. add r2, r0, r3 /* r2 <- source end address */
  172. copy_loop:
  173. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  174. stmia r1!, {r9-r10} /* copy to target address [r1] */
  175. cmp r0, r2 /* until source end address [r2] */
  176. blo copy_loop
  177. #ifndef CONFIG_PRELOADER
  178. /*
  179. * fix .rel.dyn relocations
  180. */
  181. ldr r0, _TEXT_BASE /* r0 <- Text base */
  182. sub r9, r6, r0 /* r9 <- relocation offset */
  183. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  184. add r10, r10, r0 /* r10 <- sym table in FLASH */
  185. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  186. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  187. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  188. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  189. fixloop:
  190. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  191. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  192. ldr r1, [r2, #4]
  193. and r7, r1, #0xff
  194. cmp r7, #23 /* relative fixup? */
  195. beq fixrel
  196. cmp r7, #2 /* absolute fixup? */
  197. beq fixabs
  198. /* ignore unknown type of fixup */
  199. b fixnext
  200. fixabs:
  201. /* absolute fix: set location to (offset) symbol value */
  202. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  203. add r1, r10, r1 /* r1 <- address of symbol in table */
  204. ldr r1, [r1, #4] /* r1 <- symbol value */
  205. add r1, r1, r9 /* r1 <- relocated sym addr */
  206. b fixnext
  207. fixrel:
  208. /* relative fix: increase location by offset */
  209. ldr r1, [r0]
  210. add r1, r1, r9
  211. fixnext:
  212. str r1, [r0]
  213. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  214. cmp r2, r3
  215. blo fixloop
  216. clear_bss:
  217. ldr r0, _bss_start_ofs
  218. ldr r1, _bss_end_ofs
  219. mov r4, r6 /* reloc addr */
  220. add r0, r0, r4
  221. add r1, r1, r4
  222. mov r2, #0x00000000 /* clear */
  223. clbss_l:str r2, [r0] /* clear loop... */
  224. add r0, r0, #4
  225. cmp r0, r1
  226. bne clbss_l
  227. #endif /* #ifndef CONFIG_PRELOADER */
  228. /*
  229. * We are done. Do not return, instead branch to second part of board
  230. * initialization, now running from RAM.
  231. */
  232. jump_2_ram:
  233. /*
  234. * If I-cache is enabled invalidate it
  235. */
  236. #ifndef CONFIG_SYS_ICACHE_OFF
  237. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  238. mcr p15, 0, r0, c7, c10, 4 @ DSB
  239. mcr p15, 0, r0, c7, c5, 4 @ ISB
  240. #endif
  241. ldr r0, _board_init_r_ofs
  242. adr r1, _start
  243. add lr, r0, r1
  244. add lr, lr, r9
  245. /* setup parameters for board_init_r */
  246. mov r0, r5 /* gd_t */
  247. mov r1, r6 /* dest_addr */
  248. /* jump to it ... */
  249. mov pc, lr
  250. _board_init_r_ofs:
  251. .word board_init_r - _start
  252. _rel_dyn_start_ofs:
  253. .word __rel_dyn_start - _start
  254. _rel_dyn_end_ofs:
  255. .word __rel_dyn_end - _start
  256. _dynsym_start_ofs:
  257. .word __dynsym_start - _start
  258. /*************************************************************************
  259. *
  260. * CPU_init_critical registers
  261. *
  262. * setup important registers
  263. * setup memory timing
  264. *
  265. *************************************************************************/
  266. cpu_init_crit:
  267. /*
  268. * Invalidate L1 I/D
  269. */
  270. mov r0, #0 @ set up for MCR
  271. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  272. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  273. mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
  274. mcr p15, 0, r0, c7, c10, 4 @ DSB
  275. mcr p15, 0, r0, c7, c5, 4 @ ISB
  276. /*
  277. * disable MMU stuff and caches
  278. */
  279. mrc p15, 0, r0, c1, c0, 0
  280. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  281. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  282. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  283. orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
  284. #ifdef CONFIG_SYS_ICACHE_OFF
  285. bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
  286. #else
  287. orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
  288. #endif
  289. mcr p15, 0, r0, c1, c0, 0
  290. /*
  291. * Jump to board specific initialization...
  292. * The Mask ROM will have already initialized
  293. * basic memory. Go here to bump up clock rate and handle
  294. * wake up conditions.
  295. */
  296. mov ip, lr @ persevere link reg across call
  297. bl lowlevel_init @ go setup pll,mux,memory
  298. mov lr, ip @ restore link
  299. mov pc, lr @ back to my caller
  300. /*
  301. *************************************************************************
  302. *
  303. * Interrupt handling
  304. *
  305. *************************************************************************
  306. */
  307. @
  308. @ IRQ stack frame.
  309. @
  310. #define S_FRAME_SIZE 72
  311. #define S_OLD_R0 68
  312. #define S_PSR 64
  313. #define S_PC 60
  314. #define S_LR 56
  315. #define S_SP 52
  316. #define S_IP 48
  317. #define S_FP 44
  318. #define S_R10 40
  319. #define S_R9 36
  320. #define S_R8 32
  321. #define S_R7 28
  322. #define S_R6 24
  323. #define S_R5 20
  324. #define S_R4 16
  325. #define S_R3 12
  326. #define S_R2 8
  327. #define S_R1 4
  328. #define S_R0 0
  329. #define MODE_SVC 0x13
  330. #define I_BIT 0x80
  331. /*
  332. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  333. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  334. */
  335. .macro bad_save_user_regs
  336. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  337. @ user stack
  338. stmia sp, {r0 - r12} @ Save user registers (now in
  339. @ svc mode) r0-r12
  340. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  341. @ stack
  342. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  343. @ and cpsr (into parm regs)
  344. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  345. add r5, sp, #S_SP
  346. mov r1, lr
  347. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  348. mov r0, sp @ save current stack into r0
  349. @ (param register)
  350. .endm
  351. .macro irq_save_user_regs
  352. sub sp, sp, #S_FRAME_SIZE
  353. stmia sp, {r0 - r12} @ Calling r0-r12
  354. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  355. @ a reserved stack spot would
  356. @ be good.
  357. stmdb r8, {sp, lr}^ @ Calling SP, LR
  358. str lr, [r8, #0] @ Save calling PC
  359. mrs r6, spsr
  360. str r6, [r8, #4] @ Save CPSR
  361. str r0, [r8, #8] @ Save OLD_R0
  362. mov r0, sp
  363. .endm
  364. .macro irq_restore_user_regs
  365. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  366. mov r0, r0
  367. ldr lr, [sp, #S_PC] @ Get PC
  368. add sp, sp, #S_FRAME_SIZE
  369. subs pc, lr, #4 @ return & move spsr_svc into
  370. @ cpsr
  371. .endm
  372. .macro get_bad_stack
  373. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  374. @ in banked mode)
  375. str lr, [r13] @ save caller lr in position 0
  376. @ of saved stack
  377. mrs lr, spsr @ get the spsr
  378. str lr, [r13, #4] @ save spsr in position 1 of
  379. @ saved stack
  380. mov r13, #MODE_SVC @ prepare SVC-Mode
  381. @ msr spsr_c, r13
  382. msr spsr, r13 @ switch modes, make sure
  383. @ moves will execute
  384. mov lr, pc @ capture return pc
  385. movs pc, lr @ jump to next instruction &
  386. @ switch modes.
  387. .endm
  388. .macro get_bad_stack_swi
  389. sub r13, r13, #4 @ space on current stack for
  390. @ scratch reg.
  391. str r0, [r13] @ save R0's value.
  392. ldr r0, IRQ_STACK_START_IN @ get data regions start
  393. @ spots for abort stack
  394. str lr, [r0] @ save caller lr in position 0
  395. @ of saved stack
  396. mrs r0, spsr @ get the spsr
  397. str lr, [r0, #4] @ save spsr in position 1 of
  398. @ saved stack
  399. ldr r0, [r13] @ restore r0
  400. add r13, r13, #4 @ pop stack entry
  401. .endm
  402. .macro get_irq_stack @ setup IRQ stack
  403. ldr sp, IRQ_STACK_START
  404. .endm
  405. .macro get_fiq_stack @ setup FIQ stack
  406. ldr sp, FIQ_STACK_START
  407. .endm
  408. /*
  409. * exception handlers
  410. */
  411. .align 5
  412. undefined_instruction:
  413. get_bad_stack
  414. bad_save_user_regs
  415. bl do_undefined_instruction
  416. .align 5
  417. software_interrupt:
  418. get_bad_stack_swi
  419. bad_save_user_regs
  420. bl do_software_interrupt
  421. .align 5
  422. prefetch_abort:
  423. get_bad_stack
  424. bad_save_user_regs
  425. bl do_prefetch_abort
  426. .align 5
  427. data_abort:
  428. get_bad_stack
  429. bad_save_user_regs
  430. bl do_data_abort
  431. .align 5
  432. not_used:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_not_used
  436. #ifdef CONFIG_USE_IRQ
  437. .align 5
  438. irq:
  439. get_irq_stack
  440. irq_save_user_regs
  441. bl do_irq
  442. irq_restore_user_regs
  443. .align 5
  444. fiq:
  445. get_fiq_stack
  446. /* someone ought to write a more effective fiq_save_user_regs */
  447. irq_save_user_regs
  448. bl do_fiq
  449. irq_restore_user_regs
  450. #else
  451. .align 5
  452. irq:
  453. get_bad_stack
  454. bad_save_user_regs
  455. bl do_irq
  456. .align 5
  457. fiq:
  458. get_bad_stack
  459. bad_save_user_regs
  460. bl do_fiq
  461. #endif