at91sam9260.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9260.h]
  3. *
  4. * (C) 2006 Andrew Victor
  5. * (C) Copyright 2010
  6. * Reinhard Meyer, EMK Elektronik, reinhard.meyer@emk-elektronik.de
  7. *
  8. * Definitions for the SoCs:
  9. * AT91SAM9260, AT91SAM9G20, AT91SAM9XE
  10. *
  11. * Note that those SoCs are mostly software and pin compatible,
  12. * therefore this file applies to all of them. Differences between
  13. * those SoCs are concentrated at the end of this file.
  14. *
  15. * SPDX-License-Identifier: GPL-2.0+
  16. */
  17. #ifndef AT91SAM9260_H
  18. #define AT91SAM9260_H
  19. /*
  20. * defines to be used in other places
  21. */
  22. #define CONFIG_AT91FAMILY /* it's a member of AT91 */
  23. /*
  24. * Peripheral identifiers/interrupts.
  25. */
  26. #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
  27. #define ATMEL_ID_SYS 1 /* System Peripherals */
  28. #define ATMEL_ID_PIOA 2 /* Parallel IO Controller A */
  29. #define ATMEL_ID_PIOB 3 /* Parallel IO Controller B */
  30. #define ATMEL_ID_PIOC 4 /* Parallel IO Controller C */
  31. #define ATMEL_ID_ADC 5 /* Analog-to-Digital Converter */
  32. #define ATMEL_ID_USART0 6 /* USART 0 */
  33. #define ATMEL_ID_USART1 7 /* USART 1 */
  34. #define ATMEL_ID_USART2 8 /* USART 2 */
  35. #define ATMEL_ID_MCI 9 /* Multimedia Card Interface */
  36. #define ATMEL_ID_UDP 10 /* USB Device Port */
  37. #define ATMEL_ID_TWI0 11 /* Two-Wire Interface 0 */
  38. #define ATMEL_ID_SPI0 12 /* Serial Peripheral Interface 0 */
  39. #define ATMEL_ID_SPI1 13 /* Serial Peripheral Interface 1 */
  40. #define ATMEL_ID_SSC0 14 /* Serial Synchronous Controller 0 */
  41. /* Reserved: 15 */
  42. /* Reserved: 16 */
  43. #define ATMEL_ID_TC0 17 /* Timer Counter 0 */
  44. #define ATMEL_ID_TC1 18 /* Timer Counter 1 */
  45. #define ATMEL_ID_TC2 19 /* Timer Counter 2 */
  46. #define ATMEL_ID_UHP 20 /* USB Host port */
  47. #define ATMEL_ID_EMAC0 21 /* Ethernet 0 */
  48. #define ATMEL_ID_ISI 22 /* Image Sensor Interface */
  49. #define ATMEL_ID_USART3 23 /* USART 3 */
  50. #define ATMEL_ID_USART4 24 /* USART 4 */
  51. /* USART5 or TWI1: 25 */
  52. #define ATMEL_ID_TC3 26 /* Timer Counter 3 */
  53. #define ATMEL_ID_TC4 27 /* Timer Counter 4 */
  54. #define ATMEL_ID_TC5 28 /* Timer Counter 5 */
  55. #define ATMEL_ID_IRQ0 29 /* Advanced Interrupt Controller (IRQ0) */
  56. #define ATMEL_ID_IRQ1 30 /* Advanced Interrupt Controller (IRQ1) */
  57. #define ATMEL_ID_IRQ2 31 /* Advanced Interrupt Controller (IRQ2) */
  58. /*
  59. * User Peripherals physical base addresses.
  60. */
  61. #define ATMEL_BASE_TCB0 0xfffa0000
  62. #define ATMEL_BASE_TC0 0xfffa0000
  63. #define ATMEL_BASE_TC1 0xfffa0040
  64. #define ATMEL_BASE_TC2 0xfffa0080
  65. #define ATMEL_BASE_UDP0 0xfffa4000
  66. #define ATMEL_BASE_MCI 0xfffa8000
  67. #define ATMEL_BASE_TWI0 0xfffac000
  68. #define ATMEL_BASE_USART0 0xfffb0000
  69. #define ATMEL_BASE_USART1 0xfffb4000
  70. #define ATMEL_BASE_USART2 0xfffb8000
  71. #define ATMEL_BASE_SSC0 0xfffbc000
  72. #define ATMEL_BASE_ISI0 0xfffc0000
  73. #define ATMEL_BASE_EMAC0 0xfffc4000
  74. #define ATMEL_BASE_SPI0 0xfffc8000
  75. #define ATMEL_BASE_SPI1 0xfffcc000
  76. #define ATMEL_BASE_USART3 0xfffd0000
  77. #define ATMEL_BASE_USART4 0xfffd4000
  78. /* USART5 or TWI1: 0xfffd8000 */
  79. #define ATMEL_BASE_TCB1 0xfffdc000
  80. #define ATMEL_BASE_TC3 0xfffdc000
  81. #define ATMEL_BASE_TC4 0xfffdc040
  82. #define ATMEL_BASE_TC5 0xfffdc080
  83. #define ATMEL_BASE_ADC 0xfffe0000
  84. /* Reserved: 0xfffe4000 - 0xffffe7ff */
  85. /*
  86. * System Peripherals physical base addresses.
  87. */
  88. #define ATMEL_BASE_SYS 0xffffe800
  89. #define ATMEL_BASE_SDRAMC 0xffffea00
  90. #define ATMEL_BASE_SMC 0xffffec00
  91. #define ATMEL_BASE_MATRIX 0xffffee00
  92. #define ATMEL_BASE_CCFG 0xffffef14
  93. #define ATMEL_BASE_AIC 0xfffff000
  94. #define ATMEL_BASE_DBGU 0xfffff200
  95. #define ATMEL_BASE_PIOA 0xfffff400
  96. #define ATMEL_BASE_PIOB 0xfffff600
  97. #define ATMEL_BASE_PIOC 0xfffff800
  98. /* EEFC: 0xfffffa00 */
  99. #define ATMEL_BASE_PMC 0xfffffc00
  100. #define ATMEL_BASE_RSTC 0xfffffd00
  101. #define ATMEL_BASE_SHDWN 0xfffffd10
  102. #define ATMEL_BASE_RTT 0xfffffd20
  103. #define ATMEL_BASE_PIT 0xfffffd30
  104. #define ATMEL_BASE_WDT 0xfffffd40
  105. /* GPBR(non-XE SoCs): 0xfffffd50 */
  106. /* GPBR(XE SoCs): 0xfffffd60 */
  107. /* Reserved: 0xfffffd70 - 0xffffffff */
  108. /*
  109. * Internal Memory common on all these SoCs
  110. */
  111. #define ATMEL_BASE_BOOT 0x00000000 /* Boot mapped area */
  112. #define ATMEL_BASE_ROM 0x00100000 /* Internal ROM base address */
  113. /* SRAM or FLASH: 0x00200000 */
  114. /* SRAM: 0x00300000 */
  115. /* Reserved: 0x00400000 */
  116. #define ATMEL_UHP_BASE 0x00500000 /* USB Host controller */
  117. /*
  118. * External memory
  119. */
  120. #define ATMEL_BASE_CS0 0x10000000 /* typically NOR */
  121. #define ATMEL_BASE_CS1 0x20000000 /* SDRAM */
  122. #define ATMEL_BASE_CS2 0x30000000
  123. #define ATMEL_BASE_CS3 0x40000000 /* typically NAND */
  124. #define ATMEL_BASE_CS4 0x50000000
  125. #define ATMEL_BASE_CS5 0x60000000
  126. #define ATMEL_BASE_CS6 0x70000000
  127. #define ATMEL_BASE_CS7 0x80000000
  128. /* Timer */
  129. #define CONFIG_SYS_TIMER_COUNTER 0xfffffd3c
  130. /*
  131. * Other misc defines
  132. */
  133. #ifndef CONFIG_DM_GPIO
  134. #define ATMEL_PIO_PORTS 3 /* these SoCs have 3 PIO */
  135. #define ATMEL_BASE_PIO ATMEL_BASE_PIOA
  136. #endif
  137. #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP
  138. /*
  139. * SoC specific defines
  140. */
  141. #if defined(CONFIG_AT91SAM9XE)
  142. # define ATMEL_CPU_NAME "AT91SAM9XE"
  143. # define ATMEL_ID_TWI1 25 /* TWI 1 */
  144. # define ATMEL_BASE_FLASH 0x00200000 /* Internal FLASH */
  145. # define ATMEL_BASE_SRAM 0x00300000 /* Internal SRAM */
  146. # define ATMEL_BASE_TWI1 0xfffd8000
  147. # define ATMEL_BASE_EEFC 0xfffffa00
  148. # define ATMEL_BASE_GPBR 0xfffffd60
  149. #elif defined(CONFIG_AT91SAM9260)
  150. # define ATMEL_CPU_NAME "AT91SAM9260"
  151. # define ATMEL_ID_USART5 25 /* USART 5 */
  152. # define ATMEL_BASE_SRAM0 0x00200000 /* Internal SRAM 0 */
  153. # define ATMEL_BASE_SRAM1 0x00300000 /* Internal SRAM 1 */
  154. # define ATMEL_BASE_USART5 0xfffd8000
  155. # define ATMEL_BASE_GPBR 0xfffffd50
  156. #elif defined(CONFIG_AT91SAM9G20)
  157. # define ATMEL_CPU_NAME "AT91SAM9G20"
  158. # define ATMEL_ID_USART5 25 /* USART 5 */
  159. # define ATMEL_BASE_SRAM0 0x00200000 /* Internal SRAM 0 */
  160. # define ATMEL_BASE_SRAM1 0x00300000 /* Internal SRAM 1 */
  161. # define ATMEL_BASE_USART5 0xfffd8000
  162. # define ATMEL_BASE_GPBR 0xfffffd50
  163. #endif
  164. #endif