at91sam9x5_devices.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright (C) 2012 Atmel Corporation
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/arch/at91_common.h>
  8. #include <asm/arch/at91_pmc.h>
  9. #include <asm/arch/gpio.h>
  10. #include <asm/io.h>
  11. unsigned int get_chip_id(void)
  12. {
  13. /* The 0x40 is the offset of cidr in DBGU */
  14. return readl(ATMEL_BASE_DBGU + 0x40) & ~ARCH_ID_VERSION_MASK;
  15. }
  16. unsigned int get_extension_chip_id(void)
  17. {
  18. /* The 0x44 is the offset of exid in DBGU */
  19. return readl(ATMEL_BASE_DBGU + 0x44);
  20. }
  21. unsigned int has_emac1()
  22. {
  23. return cpu_is_at91sam9x25();
  24. }
  25. unsigned int has_emac0()
  26. {
  27. return !(cpu_is_at91sam9g15());
  28. }
  29. unsigned int has_lcdc()
  30. {
  31. return cpu_is_at91sam9g15() || cpu_is_at91sam9g35()
  32. || cpu_is_at91sam9x35();
  33. }
  34. char *get_cpu_name()
  35. {
  36. unsigned int extension_id = get_extension_chip_id();
  37. if (cpu_is_at91sam9x5()) {
  38. switch (extension_id) {
  39. case ARCH_EXID_AT91SAM9G15:
  40. return "AT91SAM9G15";
  41. case ARCH_EXID_AT91SAM9G25:
  42. return "AT91SAM9G25";
  43. case ARCH_EXID_AT91SAM9G35:
  44. return "AT91SAM9G35";
  45. case ARCH_EXID_AT91SAM9X25:
  46. return "AT91SAM9X25";
  47. case ARCH_EXID_AT91SAM9X35:
  48. return "AT91SAM9X35";
  49. default:
  50. return "Unknown CPU type";
  51. }
  52. } else {
  53. return "Unknown CPU type";
  54. }
  55. }
  56. void at91_seriald_hw_init(void)
  57. {
  58. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  59. at91_set_a_periph(AT91_PIO_PORTA, 9, 0); /* DRXD */
  60. at91_set_a_periph(AT91_PIO_PORTA, 10, 1); /* DTXD */
  61. writel(1 << ATMEL_ID_SYS, &pmc->pcer);
  62. }
  63. void at91_serial0_hw_init(void)
  64. {
  65. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  66. at91_set_a_periph(AT91_PIO_PORTA, 0, 1); /* TXD */
  67. at91_set_a_periph(AT91_PIO_PORTA, 1, 0); /* RXD */
  68. writel(1 << ATMEL_ID_USART0, &pmc->pcer);
  69. }
  70. void at91_serial1_hw_init(void)
  71. {
  72. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  73. at91_set_a_periph(AT91_PIO_PORTA, 5, 1); /* TXD */
  74. at91_set_a_periph(AT91_PIO_PORTA, 6, 0); /* RXD */
  75. writel(1 << ATMEL_ID_USART1, &pmc->pcer);
  76. }
  77. void at91_serial2_hw_init(void)
  78. {
  79. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  80. at91_set_a_periph(AT91_PIO_PORTA, 7, 1); /* TXD */
  81. at91_set_a_periph(AT91_PIO_PORTA, 8, 0); /* RXD */
  82. writel(1 << ATMEL_ID_USART2, &pmc->pcer);
  83. }
  84. void at91_mci_hw_init(void)
  85. {
  86. /* Initialize the MCI0 */
  87. at91_set_a_periph(AT91_PIO_PORTA, 17, 1); /* MCCK */
  88. at91_set_a_periph(AT91_PIO_PORTA, 16, 1); /* MCCDA */
  89. at91_set_a_periph(AT91_PIO_PORTA, 15, 1); /* MCDA0 */
  90. at91_set_a_periph(AT91_PIO_PORTA, 18, 1); /* MCDA1 */
  91. at91_set_a_periph(AT91_PIO_PORTA, 19, 1); /* MCDA2 */
  92. at91_set_a_periph(AT91_PIO_PORTA, 20, 1); /* MCDA3 */
  93. /* Enable clock for MCI0 */
  94. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  95. writel(1 << ATMEL_ID_HSMCI0, &pmc->pcer);
  96. }
  97. #ifdef CONFIG_ATMEL_SPI
  98. void at91_spi0_hw_init(unsigned long cs_mask)
  99. {
  100. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  101. at91_set_a_periph(AT91_PIO_PORTA, 11, 0); /* SPI0_MISO */
  102. at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* SPI0_MOSI */
  103. at91_set_a_periph(AT91_PIO_PORTA, 13, 0); /* SPI0_SPCK */
  104. /* Enable clock */
  105. writel(1 << ATMEL_ID_SPI0, &pmc->pcer);
  106. if (cs_mask & (1 << 0))
  107. at91_set_a_periph(AT91_PIO_PORTA, 14, 0);
  108. if (cs_mask & (1 << 1))
  109. at91_set_b_periph(AT91_PIO_PORTA, 7, 0);
  110. if (cs_mask & (1 << 2))
  111. at91_set_b_periph(AT91_PIO_PORTA, 1, 0);
  112. if (cs_mask & (1 << 3))
  113. at91_set_b_periph(AT91_PIO_PORTB, 3, 0);
  114. if (cs_mask & (1 << 4))
  115. at91_set_pio_output(AT91_PIO_PORTA, 14, 0);
  116. if (cs_mask & (1 << 5))
  117. at91_set_pio_output(AT91_PIO_PORTA, 7, 0);
  118. if (cs_mask & (1 << 6))
  119. at91_set_pio_output(AT91_PIO_PORTA, 1, 0);
  120. if (cs_mask & (1 << 7))
  121. at91_set_pio_output(AT91_PIO_PORTB, 3, 0);
  122. }
  123. void at91_spi1_hw_init(unsigned long cs_mask)
  124. {
  125. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  126. at91_set_b_periph(AT91_PIO_PORTA, 21, 0); /* SPI1_MISO */
  127. at91_set_b_periph(AT91_PIO_PORTA, 22, 0); /* SPI1_MOSI */
  128. at91_set_b_periph(AT91_PIO_PORTA, 23, 0); /* SPI1_SPCK */
  129. /* Enable clock */
  130. writel(1 << ATMEL_ID_SPI1, &pmc->pcer);
  131. if (cs_mask & (1 << 0))
  132. at91_set_b_periph(AT91_PIO_PORTA, 8, 0);
  133. if (cs_mask & (1 << 1))
  134. at91_set_b_periph(AT91_PIO_PORTA, 0, 0);
  135. if (cs_mask & (1 << 2))
  136. at91_set_b_periph(AT91_PIO_PORTA, 31, 0);
  137. if (cs_mask & (1 << 3))
  138. at91_set_b_periph(AT91_PIO_PORTA, 30, 0);
  139. if (cs_mask & (1 << 4))
  140. at91_set_pio_output(AT91_PIO_PORTA, 8, 0);
  141. if (cs_mask & (1 << 5))
  142. at91_set_pio_output(AT91_PIO_PORTA, 0, 0);
  143. if (cs_mask & (1 << 6))
  144. at91_set_pio_output(AT91_PIO_PORTA, 31, 0);
  145. if (cs_mask & (1 << 7))
  146. at91_set_pio_output(AT91_PIO_PORTA, 30, 0);
  147. }
  148. #endif
  149. #if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI)
  150. void at91_uhp_hw_init(void)
  151. {
  152. /* Enable VBus on UHP ports */
  153. at91_set_pio_output(AT91_PIO_PORTD, 18, 0); /* port A */
  154. at91_set_pio_output(AT91_PIO_PORTD, 19, 0); /* port B */
  155. #if defined(CONFIG_USB_OHCI_NEW)
  156. /* port C is OHCI only */
  157. at91_set_pio_output(AT91_PIO_PORTD, 20, 0); /* port C */
  158. #endif
  159. }
  160. #endif
  161. #ifdef CONFIG_MACB
  162. void at91_macb_hw_init(void)
  163. {
  164. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  165. if (has_emac0()) {
  166. /* Enable EMAC0 clock */
  167. writel(1 << ATMEL_ID_EMAC0, &pmc->pcer);
  168. /* EMAC0 pins setup */
  169. at91_set_a_periph(AT91_PIO_PORTB, 4, 0); /* ETXCK */
  170. at91_set_a_periph(AT91_PIO_PORTB, 3, 0); /* ERXDV */
  171. at91_set_a_periph(AT91_PIO_PORTB, 0, 0); /* ERX0 */
  172. at91_set_a_periph(AT91_PIO_PORTB, 1, 0); /* ERX1 */
  173. at91_set_a_periph(AT91_PIO_PORTB, 2, 0); /* ERXER */
  174. at91_set_a_periph(AT91_PIO_PORTB, 7, 0); /* ETXEN */
  175. at91_set_a_periph(AT91_PIO_PORTB, 9, 0); /* ETX0 */
  176. at91_set_a_periph(AT91_PIO_PORTB, 10, 0); /* ETX1 */
  177. at91_set_a_periph(AT91_PIO_PORTB, 5, 0); /* EMDIO */
  178. at91_set_a_periph(AT91_PIO_PORTB, 6, 0); /* EMDC */
  179. }
  180. if (has_emac1()) {
  181. /* Enable EMAC1 clock */
  182. writel(1 << ATMEL_ID_EMAC1, &pmc->pcer);
  183. /* EMAC1 pins setup */
  184. at91_set_b_periph(AT91_PIO_PORTC, 29, 0); /* ETXCK */
  185. at91_set_b_periph(AT91_PIO_PORTC, 28, 0); /* ECRSDV */
  186. at91_set_b_periph(AT91_PIO_PORTC, 20, 0); /* ERXO */
  187. at91_set_b_periph(AT91_PIO_PORTC, 21, 0); /* ERX1 */
  188. at91_set_b_periph(AT91_PIO_PORTC, 16, 0); /* ERXER */
  189. at91_set_b_periph(AT91_PIO_PORTC, 27, 0); /* ETXEN */
  190. at91_set_b_periph(AT91_PIO_PORTC, 18, 0); /* ETX0 */
  191. at91_set_b_periph(AT91_PIO_PORTC, 19, 0); /* ETX1 */
  192. at91_set_b_periph(AT91_PIO_PORTC, 31, 0); /* EMDIO */
  193. at91_set_b_periph(AT91_PIO_PORTC, 30, 0); /* EMDC */
  194. }
  195. #ifndef CONFIG_RMII
  196. /* Only emac0 support MII */
  197. if (has_emac0()) {
  198. at91_set_a_periph(AT91_PIO_PORTB, 16, 0); /* ECRS */
  199. at91_set_a_periph(AT91_PIO_PORTB, 17, 0); /* ECOL */
  200. at91_set_a_periph(AT91_PIO_PORTB, 13, 0); /* ERX2 */
  201. at91_set_a_periph(AT91_PIO_PORTB, 14, 0); /* ERX3 */
  202. at91_set_a_periph(AT91_PIO_PORTB, 15, 0); /* ERXCK */
  203. at91_set_a_periph(AT91_PIO_PORTB, 11, 0); /* ETX2 */
  204. at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* ETX3 */
  205. at91_set_a_periph(AT91_PIO_PORTB, 8, 0); /* ETXER */
  206. }
  207. #endif
  208. }
  209. #endif