dwc3-omap.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/dwc3-omap.c) and ported
  10. * to uboot.
  11. *
  12. * commit 7ee2566ff5 : usb: dwc3: dwc3-omap: get rid of ->prepare()/->complete()
  13. *
  14. * SPDX-License-Identifier: GPL-2.0
  15. */
  16. #include <common.h>
  17. #include <malloc.h>
  18. #include <asm/io.h>
  19. #include <dwc3-omap-uboot.h>
  20. #include <linux/usb/dwc3-omap.h>
  21. #include <linux/ioport.h>
  22. #include <linux/usb/otg.h>
  23. #include <linux/compat.h>
  24. #include "linux-compat.h"
  25. /*
  26. * All these registers belong to OMAP's Wrapper around the
  27. * DesignWare USB3 Core.
  28. */
  29. #define USBOTGSS_REVISION 0x0000
  30. #define USBOTGSS_SYSCONFIG 0x0010
  31. #define USBOTGSS_IRQ_EOI 0x0020
  32. #define USBOTGSS_EOI_OFFSET 0x0008
  33. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  34. #define USBOTGSS_IRQSTATUS_0 0x0028
  35. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  36. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  37. #define USBOTGSS_IRQ0_OFFSET 0x0004
  38. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  39. #define USBOTGSS_IRQSTATUS_1 0x0034
  40. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  41. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  42. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  43. #define USBOTGSS_IRQSTATUS_2 0x0044
  44. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  45. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  46. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  47. #define USBOTGSS_IRQSTATUS_3 0x0054
  48. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  49. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  50. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  51. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  52. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  53. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  54. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  55. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  56. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  57. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  58. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  59. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  60. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  61. #define USBOTGSS_MMRAM_OFFSET 0x0100
  62. #define USBOTGSS_FLADJ 0x0104
  63. #define USBOTGSS_DEBUG_CFG 0x0108
  64. #define USBOTGSS_DEBUG_DATA 0x010c
  65. #define USBOTGSS_DEV_EBC_EN 0x0110
  66. #define USBOTGSS_DEBUG_OFFSET 0x0600
  67. /* SYSCONFIG REGISTER */
  68. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  69. /* IRQ_EOI REGISTER */
  70. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  71. /* IRQS0 BITS */
  72. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  73. /* IRQMISC BITS */
  74. #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
  75. #define USBOTGSS_IRQMISC_OEVT (1 << 16)
  76. #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
  77. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
  78. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
  79. #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
  80. #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
  81. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
  82. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
  83. #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
  84. /* UTMI_OTG_CTRL REGISTER */
  85. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  86. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  87. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  88. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  89. /* UTMI_OTG_STATUS REGISTER */
  90. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  91. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  92. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  93. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  94. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  95. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  96. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  97. struct dwc3_omap {
  98. struct device *dev;
  99. void __iomem *base;
  100. u32 utmi_otg_status;
  101. u32 utmi_otg_offset;
  102. u32 irqmisc_offset;
  103. u32 irq_eoi_offset;
  104. u32 debug_offset;
  105. u32 irq0_offset;
  106. u32 dma_status:1;
  107. };
  108. struct dwc3_omap *omap;
  109. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  110. {
  111. return readl(base + offset);
  112. }
  113. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  114. {
  115. writel(value, base + offset);
  116. }
  117. static u32 dwc3_omap_read_utmi_status(struct dwc3_omap *omap)
  118. {
  119. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  120. omap->utmi_otg_offset);
  121. }
  122. static void dwc3_omap_write_utmi_status(struct dwc3_omap *omap, u32 value)
  123. {
  124. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  125. omap->utmi_otg_offset, value);
  126. }
  127. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  128. {
  129. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0 -
  130. omap->irq0_offset);
  131. }
  132. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  133. {
  134. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  135. omap->irq0_offset, value);
  136. }
  137. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  138. {
  139. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_MISC +
  140. omap->irqmisc_offset);
  141. }
  142. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  143. {
  144. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  145. omap->irqmisc_offset, value);
  146. }
  147. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  148. {
  149. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  150. omap->irqmisc_offset, value);
  151. }
  152. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  153. {
  154. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  155. omap->irq0_offset, value);
  156. }
  157. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  158. enum omap_dwc3_vbus_id_status status)
  159. {
  160. u32 val;
  161. switch (status) {
  162. case OMAP_DWC3_ID_GROUND:
  163. dev_dbg(omap->dev, "ID GND\n");
  164. val = dwc3_omap_read_utmi_status(omap);
  165. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  166. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  167. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  168. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  169. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  170. dwc3_omap_write_utmi_status(omap, val);
  171. break;
  172. case OMAP_DWC3_VBUS_VALID:
  173. dev_dbg(omap->dev, "VBUS Connect\n");
  174. val = dwc3_omap_read_utmi_status(omap);
  175. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  176. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  177. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  178. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  179. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  180. dwc3_omap_write_utmi_status(omap, val);
  181. break;
  182. case OMAP_DWC3_ID_FLOAT:
  183. case OMAP_DWC3_VBUS_OFF:
  184. dev_dbg(omap->dev, "VBUS Disconnect\n");
  185. val = dwc3_omap_read_utmi_status(omap);
  186. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  187. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  188. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  189. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  190. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  191. dwc3_omap_write_utmi_status(omap, val);
  192. break;
  193. default:
  194. dev_dbg(omap->dev, "invalid state\n");
  195. }
  196. }
  197. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  198. {
  199. struct dwc3_omap *omap = _omap;
  200. u32 reg;
  201. reg = dwc3_omap_read_irqmisc_status(omap);
  202. if (reg & USBOTGSS_IRQMISC_DMADISABLECLR) {
  203. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  204. omap->dma_status = false;
  205. }
  206. if (reg & USBOTGSS_IRQMISC_OEVT)
  207. dev_dbg(omap->dev, "OTG Event\n");
  208. if (reg & USBOTGSS_IRQMISC_DRVVBUS_RISE)
  209. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  210. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_RISE)
  211. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  212. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_RISE)
  213. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  214. if (reg & USBOTGSS_IRQMISC_IDPULLUP_RISE)
  215. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  216. if (reg & USBOTGSS_IRQMISC_DRVVBUS_FALL)
  217. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  218. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_FALL)
  219. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  220. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_FALL)
  221. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  222. if (reg & USBOTGSS_IRQMISC_IDPULLUP_FALL)
  223. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  224. dwc3_omap_write_irqmisc_status(omap, reg);
  225. reg = dwc3_omap_read_irq0_status(omap);
  226. dwc3_omap_write_irq0_status(omap, reg);
  227. return IRQ_HANDLED;
  228. }
  229. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  230. {
  231. u32 reg;
  232. /* enable all IRQs */
  233. reg = USBOTGSS_IRQO_COREIRQ_ST;
  234. dwc3_omap_write_irq0_set(omap, reg);
  235. reg = (USBOTGSS_IRQMISC_OEVT |
  236. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  237. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  238. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  239. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  240. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  241. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  242. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  243. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  244. dwc3_omap_write_irqmisc_set(omap, reg);
  245. }
  246. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  247. {
  248. /* disable all IRQs */
  249. dwc3_omap_write_irqmisc_set(omap, 0x00);
  250. dwc3_omap_write_irq0_set(omap, 0x00);
  251. }
  252. static void dwc3_omap_map_offset(struct dwc3_omap *omap)
  253. {
  254. /*
  255. * Differentiate between OMAP5 and AM437x.
  256. *
  257. * For OMAP5(ES2.0) and AM437x wrapper revision is same, even
  258. * though there are changes in wrapper register offsets.
  259. *
  260. * Using dt compatible to differentiate AM437x.
  261. */
  262. #ifdef CONFIG_AM43XX
  263. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  264. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  265. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  266. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  267. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  268. #endif
  269. }
  270. static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap, int utmi_mode)
  271. {
  272. u32 reg;
  273. reg = dwc3_omap_read_utmi_status(omap);
  274. switch (utmi_mode) {
  275. case DWC3_OMAP_UTMI_MODE_SW:
  276. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  277. break;
  278. case DWC3_OMAP_UTMI_MODE_HW:
  279. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  280. break;
  281. default:
  282. dev_dbg(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  283. }
  284. dwc3_omap_write_utmi_status(omap, reg);
  285. }
  286. /**
  287. * dwc3_omap_uboot_init - dwc3 omap uboot initialization code
  288. * @dev: struct dwc3_omap_device containing initialization data
  289. *
  290. * Entry point for dwc3 omap driver (equivalent to dwc3_omap_probe in linux
  291. * kernel driver). Pointer to dwc3_omap_device should be passed containing
  292. * base address and other initialization data. Returns '0' on success and
  293. * a negative value on failure.
  294. *
  295. * Generally called from board_usb_init() implemented in board file.
  296. */
  297. int dwc3_omap_uboot_init(struct dwc3_omap_device *omap_dev)
  298. {
  299. u32 reg;
  300. struct device *dev;
  301. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  302. if (!omap)
  303. return -ENOMEM;
  304. omap->base = omap_dev->base;
  305. dwc3_omap_map_offset(omap);
  306. dwc3_omap_set_utmi_mode(omap, omap_dev->utmi_mode);
  307. /* check the DMA Status */
  308. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  309. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  310. dwc3_omap_set_mailbox(omap, omap_dev->vbus_id_status);
  311. dwc3_omap_enable_irqs(omap);
  312. return 0;
  313. }
  314. /**
  315. * dwc3_omap_uboot_exit - dwc3 omap uboot cleanup code
  316. * @index: index of this controller
  317. *
  318. * Performs cleanup of memory allocated in dwc3_omap_uboot_init
  319. * (equivalent to dwc3_omap_remove in linux).
  320. *
  321. * Generally called from board file.
  322. */
  323. void dwc3_omap_uboot_exit(void)
  324. {
  325. dwc3_omap_disable_irqs(omap);
  326. kfree(omap);
  327. return 0;
  328. }
  329. MODULE_ALIAS("platform:omap-dwc3");
  330. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  331. MODULE_LICENSE("GPL v2");
  332. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");