spl_boot.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * Bluegiga APX4 Development Kit
  3. *
  4. * Copyright (C) 2012 Bluegiga Technologies Oy
  5. *
  6. * Authors:
  7. * Veli-Pekka Peltola <veli-pekka.peltola@bluegiga.com>
  8. * Lauri Hintsala <lauri.hintsala@bluegiga.com>
  9. *
  10. * Based on spl_boot.c:
  11. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  12. * on behalf of DENX Software Engineering GmbH
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. */
  27. #include <common.h>
  28. #include <config.h>
  29. #include <asm/gpio.h>
  30. #include <asm/io.h>
  31. #include <asm/arch/iomux-mx28.h>
  32. #include <asm/arch/imx-regs.h>
  33. #include <asm/arch/sys_proto.h>
  34. #define MUX_CONFIG_SSP0 (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP)
  35. #define MUX_CONFIG_GPMI (MXS_PAD_3V3 | MXS_PAD_4MA | MXS_PAD_NOPULL)
  36. #define MUX_CONFIG_ENET (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP)
  37. #define MUX_CONFIG_EMI (MXS_PAD_3V3 | MXS_PAD_12MA | MXS_PAD_NOPULL)
  38. const iomux_cfg_t iomux_setup[] = {
  39. /* DUART */
  40. MX28_PAD_PWM0__DUART_RX,
  41. MX28_PAD_PWM1__DUART_TX,
  42. /* LED */
  43. MX28_PAD_PWM3__GPIO_3_28,
  44. /* MMC0 */
  45. MX28_PAD_SSP0_DATA0__SSP0_D0 | MUX_CONFIG_SSP0,
  46. MX28_PAD_SSP0_DATA1__SSP0_D1 | MUX_CONFIG_SSP0,
  47. MX28_PAD_SSP0_DATA2__SSP0_D2 | MUX_CONFIG_SSP0,
  48. MX28_PAD_SSP0_DATA3__SSP0_D3 | MUX_CONFIG_SSP0,
  49. MX28_PAD_SSP0_CMD__SSP0_CMD | MUX_CONFIG_SSP0,
  50. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT |
  51. (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_NOPULL),
  52. MX28_PAD_SSP0_SCK__SSP0_SCK |
  53. (MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_NOPULL),
  54. /* GPMI NAND */
  55. MX28_PAD_GPMI_D00__GPMI_D0 | MUX_CONFIG_GPMI,
  56. MX28_PAD_GPMI_D01__GPMI_D1 | MUX_CONFIG_GPMI,
  57. MX28_PAD_GPMI_D02__GPMI_D2 | MUX_CONFIG_GPMI,
  58. MX28_PAD_GPMI_D03__GPMI_D3 | MUX_CONFIG_GPMI,
  59. MX28_PAD_GPMI_D04__GPMI_D4 | MUX_CONFIG_GPMI,
  60. MX28_PAD_GPMI_D05__GPMI_D5 | MUX_CONFIG_GPMI,
  61. MX28_PAD_GPMI_D06__GPMI_D6 | MUX_CONFIG_GPMI,
  62. MX28_PAD_GPMI_D07__GPMI_D7 | MUX_CONFIG_GPMI,
  63. MX28_PAD_GPMI_CE0N__GPMI_CE0N | MUX_CONFIG_GPMI,
  64. MX28_PAD_GPMI_RDY0__GPMI_READY0 | MUX_CONFIG_GPMI,
  65. MX28_PAD_GPMI_RDN__GPMI_RDN |
  66. (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP),
  67. MX28_PAD_GPMI_WRN__GPMI_WRN | MUX_CONFIG_GPMI,
  68. MX28_PAD_GPMI_ALE__GPMI_ALE | MUX_CONFIG_GPMI,
  69. MX28_PAD_GPMI_CLE__GPMI_CLE | MUX_CONFIG_GPMI,
  70. MX28_PAD_GPMI_RESETN__GPMI_RESETN | MUX_CONFIG_GPMI,
  71. /* FEC0 */
  72. MX28_PAD_ENET0_MDC__ENET0_MDC | MUX_CONFIG_ENET,
  73. MX28_PAD_ENET0_MDIO__ENET0_MDIO | MUX_CONFIG_ENET,
  74. MX28_PAD_ENET0_RX_EN__ENET0_RX_EN | MUX_CONFIG_ENET,
  75. MX28_PAD_ENET0_TX_EN__ENET0_TX_EN | MUX_CONFIG_ENET,
  76. MX28_PAD_ENET0_RXD0__ENET0_RXD0 | MUX_CONFIG_ENET,
  77. MX28_PAD_ENET0_RXD1__ENET0_RXD1 | MUX_CONFIG_ENET,
  78. MX28_PAD_ENET0_TXD0__ENET0_TXD0 | MUX_CONFIG_ENET,
  79. MX28_PAD_ENET0_TXD1__ENET0_TXD1 | MUX_CONFIG_ENET,
  80. MX28_PAD_ENET_CLK__CLKCTRL_ENET | MUX_CONFIG_ENET,
  81. /* I2C */
  82. MX28_PAD_I2C0_SCL__I2C0_SCL,
  83. MX28_PAD_I2C0_SDA__I2C0_SDA,
  84. /* EMI */
  85. MX28_PAD_EMI_D00__EMI_DATA0 | MUX_CONFIG_EMI,
  86. MX28_PAD_EMI_D01__EMI_DATA1 | MUX_CONFIG_EMI,
  87. MX28_PAD_EMI_D02__EMI_DATA2 | MUX_CONFIG_EMI,
  88. MX28_PAD_EMI_D03__EMI_DATA3 | MUX_CONFIG_EMI,
  89. MX28_PAD_EMI_D04__EMI_DATA4 | MUX_CONFIG_EMI,
  90. MX28_PAD_EMI_D05__EMI_DATA5 | MUX_CONFIG_EMI,
  91. MX28_PAD_EMI_D06__EMI_DATA6 | MUX_CONFIG_EMI,
  92. MX28_PAD_EMI_D07__EMI_DATA7 | MUX_CONFIG_EMI,
  93. MX28_PAD_EMI_D08__EMI_DATA8 | MUX_CONFIG_EMI,
  94. MX28_PAD_EMI_D09__EMI_DATA9 | MUX_CONFIG_EMI,
  95. MX28_PAD_EMI_D10__EMI_DATA10 | MUX_CONFIG_EMI,
  96. MX28_PAD_EMI_D11__EMI_DATA11 | MUX_CONFIG_EMI,
  97. MX28_PAD_EMI_D12__EMI_DATA12 | MUX_CONFIG_EMI,
  98. MX28_PAD_EMI_D13__EMI_DATA13 | MUX_CONFIG_EMI,
  99. MX28_PAD_EMI_D14__EMI_DATA14 | MUX_CONFIG_EMI,
  100. MX28_PAD_EMI_D15__EMI_DATA15 | MUX_CONFIG_EMI,
  101. MX28_PAD_EMI_ODT0__EMI_ODT0 | MUX_CONFIG_EMI,
  102. MX28_PAD_EMI_DQM0__EMI_DQM0 | MUX_CONFIG_EMI,
  103. MX28_PAD_EMI_ODT1__EMI_ODT1 | MUX_CONFIG_EMI,
  104. MX28_PAD_EMI_DQM1__EMI_DQM1 | MUX_CONFIG_EMI,
  105. MX28_PAD_EMI_DDR_OPEN_FB__EMI_DDR_OPEN_FEEDBACK | MUX_CONFIG_EMI,
  106. MX28_PAD_EMI_CLK__EMI_CLK | MUX_CONFIG_EMI,
  107. MX28_PAD_EMI_DQS0__EMI_DQS0 | MUX_CONFIG_EMI,
  108. MX28_PAD_EMI_DQS1__EMI_DQS1 | MUX_CONFIG_EMI,
  109. MX28_PAD_EMI_DDR_OPEN__EMI_DDR_OPEN | MUX_CONFIG_EMI,
  110. MX28_PAD_EMI_A00__EMI_ADDR0 | MUX_CONFIG_EMI,
  111. MX28_PAD_EMI_A01__EMI_ADDR1 | MUX_CONFIG_EMI,
  112. MX28_PAD_EMI_A02__EMI_ADDR2 | MUX_CONFIG_EMI,
  113. MX28_PAD_EMI_A03__EMI_ADDR3 | MUX_CONFIG_EMI,
  114. MX28_PAD_EMI_A04__EMI_ADDR4 | MUX_CONFIG_EMI,
  115. MX28_PAD_EMI_A05__EMI_ADDR5 | MUX_CONFIG_EMI,
  116. MX28_PAD_EMI_A06__EMI_ADDR6 | MUX_CONFIG_EMI,
  117. MX28_PAD_EMI_A07__EMI_ADDR7 | MUX_CONFIG_EMI,
  118. MX28_PAD_EMI_A08__EMI_ADDR8 | MUX_CONFIG_EMI,
  119. MX28_PAD_EMI_A09__EMI_ADDR9 | MUX_CONFIG_EMI,
  120. MX28_PAD_EMI_A10__EMI_ADDR10 | MUX_CONFIG_EMI,
  121. MX28_PAD_EMI_A11__EMI_ADDR11 | MUX_CONFIG_EMI,
  122. MX28_PAD_EMI_A12__EMI_ADDR12 | MUX_CONFIG_EMI,
  123. MX28_PAD_EMI_A13__EMI_ADDR13 | MUX_CONFIG_EMI,
  124. MX28_PAD_EMI_A14__EMI_ADDR14 | MUX_CONFIG_EMI,
  125. MX28_PAD_EMI_BA0__EMI_BA0 | MUX_CONFIG_EMI,
  126. MX28_PAD_EMI_BA1__EMI_BA1 | MUX_CONFIG_EMI,
  127. MX28_PAD_EMI_BA2__EMI_BA2 | MUX_CONFIG_EMI,
  128. MX28_PAD_EMI_CASN__EMI_CASN | MUX_CONFIG_EMI,
  129. MX28_PAD_EMI_RASN__EMI_RASN | MUX_CONFIG_EMI,
  130. MX28_PAD_EMI_WEN__EMI_WEN | MUX_CONFIG_EMI,
  131. MX28_PAD_EMI_CE0N__EMI_CE0N | MUX_CONFIG_EMI,
  132. MX28_PAD_EMI_CE1N__EMI_CE1N | MUX_CONFIG_EMI,
  133. MX28_PAD_EMI_CKE__EMI_CKE | MUX_CONFIG_EMI,
  134. };
  135. void board_init_ll(void)
  136. {
  137. mx28_common_spl_init(iomux_setup, ARRAY_SIZE(iomux_setup));
  138. /* switch LED on */
  139. gpio_direction_output(MX28_PAD_PWM3__GPIO_3_28, 0);
  140. }
  141. void mx28_adjust_memory_params(uint32_t *dram_vals)
  142. {
  143. /*
  144. * All address lines are routed from CPU to memory chip.
  145. * ADDR_PINS field is set to zero.
  146. */
  147. dram_vals[0x74 >> 2] = 0x0f02000a;
  148. /* Used memory has 4 banks. EIGHT_BANK_MODE bit is disabled. */
  149. dram_vals[0x7c >> 2] = 0x00000101;
  150. }