start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.aribaud@free.fr>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <common.h>
  36. #include <version.h>
  37. #if defined(CONFIG_OMAP1610)
  38. #include <./configs/omap1510.h>
  39. #elif defined(CONFIG_OMAP730)
  40. #include <./configs/omap730.h>
  41. #endif
  42. /*
  43. *************************************************************************
  44. *
  45. * Jump vector table as in table 3.1 in [1]
  46. *
  47. *************************************************************************
  48. */
  49. .globl _start
  50. _start:
  51. b reset
  52. #ifdef CONFIG_PRELOADER
  53. /* No exception handlers in preloader */
  54. ldr pc, _hang
  55. ldr pc, _hang
  56. ldr pc, _hang
  57. ldr pc, _hang
  58. ldr pc, _hang
  59. ldr pc, _hang
  60. ldr pc, _hang
  61. _hang:
  62. .word do_hang
  63. /* pad to 64 byte boundary */
  64. .word 0x12345678
  65. .word 0x12345678
  66. .word 0x12345678
  67. .word 0x12345678
  68. .word 0x12345678
  69. .word 0x12345678
  70. .word 0x12345678
  71. #else
  72. ldr pc, _undefined_instruction
  73. ldr pc, _software_interrupt
  74. ldr pc, _prefetch_abort
  75. ldr pc, _data_abort
  76. ldr pc, _not_used
  77. ldr pc, _irq
  78. ldr pc, _fiq
  79. _undefined_instruction:
  80. .word undefined_instruction
  81. _software_interrupt:
  82. .word software_interrupt
  83. _prefetch_abort:
  84. .word prefetch_abort
  85. _data_abort:
  86. .word data_abort
  87. _not_used:
  88. .word not_used
  89. _irq:
  90. .word irq
  91. _fiq:
  92. .word fiq
  93. #endif /* CONFIG_PRELOADER */
  94. .balignl 16,0xdeadbeef
  95. /*
  96. *************************************************************************
  97. *
  98. * Startup Code (reset vector)
  99. *
  100. * do important init only if we don't start from memory!
  101. * setup Memory and board specific bits prior to relocation.
  102. * relocate armboot to ram
  103. * setup stack
  104. *
  105. *************************************************************************
  106. */
  107. .globl _TEXT_BASE
  108. _TEXT_BASE:
  109. .word CONFIG_SYS_TEXT_BASE
  110. /*
  111. * These are defined in the board-specific linker script.
  112. * Subtracting _start from them lets the linker put their
  113. * relative position in the executable instead of leaving
  114. * them null.
  115. */
  116. .globl _bss_start_ofs
  117. _bss_start_ofs:
  118. .word __bss_start - _start
  119. .globl _bss_end_ofs
  120. _bss_end_ofs:
  121. .word __bss_end__ - _start
  122. .globl _end_ofs
  123. _end_ofs:
  124. .word _end - _start
  125. #ifdef CONFIG_USE_IRQ
  126. /* IRQ stack memory (calculated at run-time) */
  127. .globl IRQ_STACK_START
  128. IRQ_STACK_START:
  129. .word 0x0badc0de
  130. /* IRQ stack memory (calculated at run-time) */
  131. .globl FIQ_STACK_START
  132. FIQ_STACK_START:
  133. .word 0x0badc0de
  134. #endif
  135. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  136. .globl IRQ_STACK_START_IN
  137. IRQ_STACK_START_IN:
  138. .word 0x0badc0de
  139. /*
  140. * the actual reset code
  141. */
  142. reset:
  143. /*
  144. * set the cpu to SVC32 mode
  145. */
  146. mrs r0,cpsr
  147. bic r0,r0,#0x1f
  148. orr r0,r0,#0xd3
  149. msr cpsr,r0
  150. /*
  151. * we do sys-critical inits only at reboot,
  152. * not when booting from ram!
  153. */
  154. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  155. bl cpu_init_crit
  156. #endif
  157. /* Set stackpointer in internal RAM to call board_init_f */
  158. call_board_init_f:
  159. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  160. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  161. ldr r0,=0x00000000
  162. bl board_init_f
  163. /*------------------------------------------------------------------------------*/
  164. /*
  165. * void relocate_code (addr_sp, gd, addr_moni)
  166. *
  167. * This "function" does not return, instead it continues in RAM
  168. * after relocating the monitor code.
  169. *
  170. */
  171. .globl relocate_code
  172. relocate_code:
  173. mov r4, r0 /* save addr_sp */
  174. mov r5, r1 /* save addr of gd */
  175. mov r6, r2 /* save addr of destination */
  176. /* Set up the stack */
  177. stack_setup:
  178. mov sp, r4
  179. adr r0, _start
  180. cmp r0, r6
  181. beq clear_bss /* skip relocation */
  182. mov r1, r6 /* r1 <- scratch for copy loop */
  183. ldr r3, _bss_start_ofs
  184. add r2, r0, r3 /* r2 <- source end address */
  185. copy_loop:
  186. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  187. stmia r1!, {r9-r10} /* copy to target address [r1] */
  188. cmp r0, r2 /* until source end address [r2] */
  189. blo copy_loop
  190. #ifndef CONFIG_PRELOADER
  191. /*
  192. * fix .rel.dyn relocations
  193. */
  194. ldr r0, _TEXT_BASE /* r0 <- Text base */
  195. sub r9, r6, r0 /* r9 <- relocation offset */
  196. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  197. add r10, r10, r0 /* r10 <- sym table in FLASH */
  198. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  199. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  200. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  201. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  202. fixloop:
  203. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  204. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  205. ldr r1, [r2, #4]
  206. and r7, r1, #0xff
  207. cmp r7, #23 /* relative fixup? */
  208. beq fixrel
  209. cmp r7, #2 /* absolute fixup? */
  210. beq fixabs
  211. /* ignore unknown type of fixup */
  212. b fixnext
  213. fixabs:
  214. /* absolute fix: set location to (offset) symbol value */
  215. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  216. add r1, r10, r1 /* r1 <- address of symbol in table */
  217. ldr r1, [r1, #4] /* r1 <- symbol value */
  218. add r1, r1, r9 /* r1 <- relocated sym addr */
  219. b fixnext
  220. fixrel:
  221. /* relative fix: increase location by offset */
  222. ldr r1, [r0]
  223. add r1, r1, r9
  224. fixnext:
  225. str r1, [r0]
  226. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  227. cmp r2, r3
  228. blo fixloop
  229. #endif
  230. clear_bss:
  231. #ifndef CONFIG_PRELOADER
  232. ldr r0, _bss_start_ofs
  233. ldr r1, _bss_end_ofs
  234. mov r4, r6 /* reloc addr */
  235. add r0, r0, r4
  236. add r1, r1, r4
  237. mov r2, #0x00000000 /* clear */
  238. clbss_l:str r2, [r0] /* clear loop... */
  239. add r0, r0, #4
  240. cmp r0, r1
  241. bne clbss_l
  242. bl coloured_LED_init
  243. bl red_LED_on
  244. #endif
  245. /*
  246. * We are done. Do not return, instead branch to second part of board
  247. * initialization, now running from RAM.
  248. */
  249. #ifdef CONFIG_NAND_SPL
  250. ldr r0, _nand_boot_ofs
  251. mov pc, r0
  252. _nand_boot_ofs:
  253. .word nand_boot
  254. #else
  255. ldr r0, _board_init_r_ofs
  256. ldr r1, _TEXT_BASE
  257. add lr, r0, r1
  258. add lr, lr, r9
  259. /* setup parameters for board_init_r */
  260. mov r0, r5 /* gd_t */
  261. mov r1, r6 /* dest_addr */
  262. /* jump to it ... */
  263. mov pc, lr
  264. _board_init_r_ofs:
  265. .word board_init_r - _start
  266. #endif
  267. _rel_dyn_start_ofs:
  268. .word __rel_dyn_start - _start
  269. _rel_dyn_end_ofs:
  270. .word __rel_dyn_end - _start
  271. _dynsym_start_ofs:
  272. .word __dynsym_start - _start
  273. /*
  274. *************************************************************************
  275. *
  276. * CPU_init_critical registers
  277. *
  278. * setup important registers
  279. * setup memory timing
  280. *
  281. *************************************************************************
  282. */
  283. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  284. cpu_init_crit:
  285. /*
  286. * flush v4 I/D caches
  287. */
  288. mov r0, #0
  289. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  290. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  291. /*
  292. * disable MMU stuff and caches
  293. */
  294. mrc p15, 0, r0, c1, c0, 0
  295. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  296. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  297. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  298. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  299. mcr p15, 0, r0, c1, c0, 0
  300. /*
  301. * Go setup Memory and board specific bits prior to relocation.
  302. */
  303. mov ip, lr /* perserve link reg across call */
  304. bl lowlevel_init /* go setup pll,mux,memory */
  305. mov lr, ip /* restore link */
  306. mov pc, lr /* back to my caller */
  307. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  308. #ifndef CONFIG_PRELOADER
  309. /*
  310. *************************************************************************
  311. *
  312. * Interrupt handling
  313. *
  314. *************************************************************************
  315. */
  316. @
  317. @ IRQ stack frame.
  318. @
  319. #define S_FRAME_SIZE 72
  320. #define S_OLD_R0 68
  321. #define S_PSR 64
  322. #define S_PC 60
  323. #define S_LR 56
  324. #define S_SP 52
  325. #define S_IP 48
  326. #define S_FP 44
  327. #define S_R10 40
  328. #define S_R9 36
  329. #define S_R8 32
  330. #define S_R7 28
  331. #define S_R6 24
  332. #define S_R5 20
  333. #define S_R4 16
  334. #define S_R3 12
  335. #define S_R2 8
  336. #define S_R1 4
  337. #define S_R0 0
  338. #define MODE_SVC 0x13
  339. #define I_BIT 0x80
  340. /*
  341. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  342. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  343. */
  344. .macro bad_save_user_regs
  345. @ carve out a frame on current user stack
  346. sub sp, sp, #S_FRAME_SIZE
  347. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  348. ldr r2, IRQ_STACK_START_IN
  349. @ get values for "aborted" pc and cpsr (into parm regs)
  350. ldmia r2, {r2 - r3}
  351. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  352. add r5, sp, #S_SP
  353. mov r1, lr
  354. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  355. mov r0, sp @ save current stack into r0 (param register)
  356. .endm
  357. .macro irq_save_user_regs
  358. sub sp, sp, #S_FRAME_SIZE
  359. stmia sp, {r0 - r12} @ Calling r0-r12
  360. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  361. add r8, sp, #S_PC
  362. stmdb r8, {sp, lr}^ @ Calling SP, LR
  363. str lr, [r8, #0] @ Save calling PC
  364. mrs r6, spsr
  365. str r6, [r8, #4] @ Save CPSR
  366. str r0, [r8, #8] @ Save OLD_R0
  367. mov r0, sp
  368. .endm
  369. .macro irq_restore_user_regs
  370. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  371. mov r0, r0
  372. ldr lr, [sp, #S_PC] @ Get PC
  373. add sp, sp, #S_FRAME_SIZE
  374. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  375. .endm
  376. .macro get_bad_stack
  377. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  378. str lr, [r13] @ save caller lr in position 0 of saved stack
  379. mrs lr, spsr @ get the spsr
  380. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  381. mov r13, #MODE_SVC @ prepare SVC-Mode
  382. @ msr spsr_c, r13
  383. msr spsr, r13 @ switch modes, make sure moves will execute
  384. mov lr, pc @ capture return pc
  385. movs pc, lr @ jump to next instruction & switch modes.
  386. .endm
  387. .macro get_irq_stack @ setup IRQ stack
  388. ldr sp, IRQ_STACK_START
  389. .endm
  390. .macro get_fiq_stack @ setup FIQ stack
  391. ldr sp, FIQ_STACK_START
  392. .endm
  393. #endif /* CONFIG_PRELOADER */
  394. /*
  395. * exception handlers
  396. */
  397. #ifdef CONFIG_PRELOADER
  398. .align 5
  399. do_hang:
  400. ldr sp, _TEXT_BASE /* switch to abort stack */
  401. 1:
  402. bl 1b /* hang and never return */
  403. #else /* !CONFIG_PRELOADER */
  404. .align 5
  405. undefined_instruction:
  406. get_bad_stack
  407. bad_save_user_regs
  408. bl do_undefined_instruction
  409. .align 5
  410. software_interrupt:
  411. get_bad_stack
  412. bad_save_user_regs
  413. bl do_software_interrupt
  414. .align 5
  415. prefetch_abort:
  416. get_bad_stack
  417. bad_save_user_regs
  418. bl do_prefetch_abort
  419. .align 5
  420. data_abort:
  421. get_bad_stack
  422. bad_save_user_regs
  423. bl do_data_abort
  424. .align 5
  425. not_used:
  426. get_bad_stack
  427. bad_save_user_regs
  428. bl do_not_used
  429. #ifdef CONFIG_USE_IRQ
  430. .align 5
  431. irq:
  432. get_irq_stack
  433. irq_save_user_regs
  434. bl do_irq
  435. irq_restore_user_regs
  436. .align 5
  437. fiq:
  438. get_fiq_stack
  439. /* someone ought to write a more effiction fiq_save_user_regs */
  440. irq_save_user_regs
  441. bl do_fiq
  442. irq_restore_user_regs
  443. #else
  444. .align 5
  445. irq:
  446. get_bad_stack
  447. bad_save_user_regs
  448. bl do_irq
  449. .align 5
  450. fiq:
  451. get_bad_stack
  452. bad_save_user_regs
  453. bl do_fiq
  454. #endif
  455. #endif /* CONFIG_PRELOADER */