README.rockchip 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. #
  2. # Copyright (C) 2015 Google. Inc
  3. # Written by Simon Glass <sjg@chromium.org>
  4. #
  5. # SPDX-License-Identifier: GPL-2.0+
  6. #
  7. U-Boot on Rockchip
  8. ==================
  9. There are several repositories available with versions of U-Boot that support
  10. many Rockchip devices [1] [2].
  11. The current mainline support is experimental only and is not useful for
  12. anything. It should provide a base on which to build.
  13. So far only support for the RK3288 and RK3036 is provided.
  14. Prerequisites
  15. =============
  16. You will need:
  17. - Firefly RK3288 board or something else with a supported RockChip SoC
  18. - Power connection to 5V using the supplied micro-USB power cable
  19. - Separate USB serial cable attached to your computer and the Firefly
  20. (connect to the micro-USB connector below the logo)
  21. - rkflashtool [3]
  22. - openssl (sudo apt-get install openssl)
  23. - Serial UART connection [4]
  24. - Suitable ARM cross compiler, e.g.:
  25. sudo apt-get install gcc-4.7-arm-linux-gnueabi
  26. Building
  27. ========
  28. At present three RK3288 boards are supported:
  29. - Firefly RK3288 - use firefly-rk3288 configuration
  30. - Radxa Rock 2 - use rock2 configuration
  31. - Hisense Chromebook - use chromebook_jerry configuration
  32. Two RK3036 board are supported:
  33. - EVB RK3036 - use evb-rk3036 configuration
  34. - Kylin - use kylin_rk3036 configuration
  35. For example:
  36. CROSS_COMPILE=arm-linux-gnueabi- make O=firefly firefly-rk3288_defconfig all
  37. (or you can use another cross compiler if you prefer)
  38. Writing to the board with USB
  39. =============================
  40. For USB to work you must get your board into ROM boot mode, either by erasing
  41. your MMC or (perhaps) holding the recovery button when you boot the board.
  42. To erase your MMC, you can boot into Linux and type (as root)
  43. dd if=/dev/zero of=/dev/mmcblk0 bs=1M
  44. Connect your board's OTG port to your computer.
  45. To create a suitable image and write it to the board:
  46. ./firefly-rk3288/tools/mkimage -n rk3288 -T rkimage -d \
  47. ./firefly-rk3288/spl/u-boot-spl-dtb.bin out && \
  48. cat out | openssl rc4 -K 7c4e0304550509072d2c7b38170d1711 | rkflashtool l
  49. If all goes well you should something like:
  50. U-Boot SPL 2015.07-rc1-00383-ge345740-dirty (Jun 03 2015 - 10:06:49)
  51. Card did not respond to voltage select!
  52. spl: mmc init failed with error: -17
  53. ### ERROR ### Please RESET the board ###
  54. You will need to reset the board before each time you try. Yes, that's all
  55. it does so far. If support for the Rockchip USB protocol or DFU were added
  56. in SPL then we could in principle load U-Boot and boot to a prompt from USB
  57. as several other platforms do. However it does not seem to be possible to
  58. use the existing boot ROM code from SPL.
  59. Booting from an SD card
  60. =======================
  61. To write an image that boots from an SD card (assumed to be /dev/sdc):
  62. ./firefly-rk3288/tools/mkimage -n rk3288 -T rksd -d \
  63. firefly-rk3288/spl/u-boot-spl-dtb.bin out && \
  64. sudo dd if=out of=/dev/sdc seek=64 && \
  65. sudo dd if=firefly-rk3288/u-boot-dtb.img of=/dev/sdc seek=256
  66. This puts the Rockchip header and SPL image first and then places the U-Boot
  67. image at block 256 (i.e. 128KB from the start of the SD card). This
  68. corresponds with this setting in U-Boot:
  69. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 256
  70. Put this SD (or micro-SD) card into your board and reset it. You should see
  71. something like:
  72. U-Boot 2016.01-rc2-00309-ge5bad3b-dirty (Jan 02 2016 - 23:41:59 -0700)
  73. Model: Radxa Rock 2 Square
  74. DRAM: 2 GiB
  75. MMC: dwmmc@ff0f0000: 0, dwmmc@ff0c0000: 1
  76. *** Warning - bad CRC, using default environment
  77. In: serial
  78. Out: vop@ff940000.vidconsole
  79. Err: serial
  80. Net: Net Initialization Skipped
  81. No ethernet found.
  82. Hit any key to stop autoboot: 0
  83. =>
  84. If you have an HDMI cable attached you should see a video console.
  85. For evb_rk3036 board:
  86. ./evb-rk3036/tools/mkimage -n rk3036 -T rksd -d evb-rk3036/spl/u-boot-spl.bin out && \
  87. cat evb-rk3036/u-boot-dtb.bin >> out && \
  88. sudo dd if=out of=/dev/sdc seek=64
  89. Note: rk3036 SDMMC and debug uart use the same iomux, so if you boot from SD, the
  90. debug uart must be disabled
  91. Booting from SPI
  92. ================
  93. To write an image that boots from SPI flash (e.g. for the Haier Chromebook):
  94. ./chromebook_jerry/tools/mkimage -n rk3288 -T rkspi \
  95. -d chromebook_jerry/spl/u-boot-spl-dtb.bin spl.bin && \
  96. dd if=spl.bin of=spl-out.bin bs=128K conv=sync && \
  97. cat spl-out.bin chromebook_jerry/u-boot-dtb.img >out.bin && \
  98. dd if=out.bin of=out.bin.pad bs=4M conv=sync
  99. This converts the SPL image to the required SPI format by adding the Rockchip
  100. header and skipping every 2KB block. Then the U-Boot image is written at
  101. offset 128KB and the whole image is padded to 4MB which is the SPI flash size.
  102. The position of U-Boot is controlled with this setting in U-Boot:
  103. #define CONFIG_SYS_SPI_U_BOOT_OFFS (128 << 10)
  104. If you have a Dediprog em100pro connected then you can write the image with:
  105. sudo em100 -s -c GD25LQ32 -d out.bin.pad -r
  106. When booting you should see something like:
  107. U-Boot SPL 2015.07-rc2-00215-g9a58220-dirty (Jun 23 2015 - 12:11:32)
  108. U-Boot 2015.07-rc2-00215-g9a58220-dirty (Jun 23 2015 - 12:11:32 -0600)
  109. Model: Google Jerry
  110. DRAM: 2 GiB
  111. MMC:
  112. Using default environment
  113. In: serial@ff690000
  114. Out: serial@ff690000
  115. Err: serial@ff690000
  116. =>
  117. Future work
  118. ===========
  119. Immediate priorities are:
  120. - USB host
  121. - USB device
  122. - Run CPU at full speed (code exists but we only see ~60 DMIPS maximum)
  123. - Ethernet
  124. - NAND flash
  125. - Support for other Rockchip parts
  126. - Boot U-Boot proper over USB OTG (at present only SPL works)
  127. Development Notes
  128. =================
  129. There are plenty of patches in the links below to help with this work.
  130. [1] https://github.com/rkchrome/uboot.git
  131. [2] https://github.com/linux-rockchip/u-boot-rockchip.git branch u-boot-rk3288
  132. [3] https://github.com/linux-rockchip/rkflashtool.git
  133. [4] http://wiki.t-firefly.com/index.php/Firefly-RK3288/Serial_debug/en
  134. rkimage
  135. -------
  136. rkimage.c produces an SPL image suitable for sending directly to the boot ROM
  137. over USB OTG. This is a very simple format - just the string RK32 (as 4 bytes)
  138. followed by u-boot-spl-dtb.bin.
  139. The boot ROM loads image to 0xff704000 which is in the internal SRAM. The SRAM
  140. starts at 0xff700000 and extends to 0xff718000 where we put the stack.
  141. rksd
  142. ----
  143. rksd.c produces an image consisting of 32KB of empty space, a header and
  144. u-boot-spl-dtb.bin. The header is defined by 'struct header0_info' although
  145. most of the fields are unused by U-Boot. We just need to specify the
  146. signature, a flag and the block offset and size of the SPL image.
  147. The header occupies a single block but we pad it out to 4 blocks. The header
  148. is encoding using RC4 with the key 7c4e0304550509072d2c7b38170d1711. The SPL
  149. image can be encoded too but we don't do that.
  150. The maximum size of u-boot-spl-dtb.bin which the boot ROM will read is 32KB,
  151. or 0x40 blocks. This is a severe and annoying limitation. There may be a way
  152. around this limitation, since there is plenty of SRAM, but at present the
  153. board refuses to boot if this limit is exceeded.
  154. The image produced is padded up to a block boundary (512 bytes). It should be
  155. written to the start of an SD card using dd.
  156. Since this image is set to load U-Boot from the SD card at block offset,
  157. CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR, dd should be used to write
  158. u-boot-dtb.img to the SD card at that offset. See above for instructions.
  159. rkspi
  160. -----
  161. rkspi.c produces an image consisting of a header and u-boot-spl-dtb.bin. The
  162. resulting image is then spread out so that only the first 2KB of each 4KB
  163. sector is used. The header is the same as with rksd and the maximum size is
  164. also 32KB (before spreading). The image should be written to the start of
  165. SPI flash.
  166. See above for instructions on how to write a SPI image.
  167. rkmux.py
  168. --------
  169. You can use this script to create #defines for SoC register access. See the
  170. script for usage.
  171. Device tree and driver model
  172. ----------------------------
  173. Where possible driver model is used to provide a structure to the
  174. functionality. Device tree is used for configuration. However these have an
  175. overhead and in SPL with a 32KB size limit some shortcuts have been taken.
  176. In general all Rockchip drivers should use these features, with SPL-specific
  177. modifications where required.
  178. --
  179. Simon Glass <sjg@chromium.org>
  180. 24 June 2015