start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * armboot - Startup Code for XScale
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  9. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  10. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. #include <asm/arch/pxa-regs.h>
  33. .globl _start
  34. _start: b reset
  35. ldr pc, _undefined_instruction
  36. ldr pc, _software_interrupt
  37. ldr pc, _prefetch_abort
  38. ldr pc, _data_abort
  39. ldr pc, _not_used
  40. ldr pc, _irq
  41. ldr pc, _fiq
  42. _undefined_instruction: .word undefined_instruction
  43. _software_interrupt: .word software_interrupt
  44. _prefetch_abort: .word prefetch_abort
  45. _data_abort: .word data_abort
  46. _not_used: .word not_used
  47. _irq: .word irq
  48. _fiq: .word fiq
  49. .balignl 16,0xdeadbeef
  50. /*
  51. * Startup Code (reset vector)
  52. *
  53. * do important init only if we don't start from RAM!
  54. * - relocate armboot to ram
  55. * - setup stack
  56. * - jump to second stage
  57. */
  58. _TEXT_BASE:
  59. .word TEXT_BASE
  60. .globl _armboot_start
  61. _armboot_start:
  62. .word _start
  63. /*
  64. * These are defined in the board-specific linker script.
  65. */
  66. .globl _bss_start
  67. _bss_start:
  68. .word __bss_start
  69. .globl _bss_end
  70. _bss_end:
  71. .word _end
  72. #ifdef CONFIG_USE_IRQ
  73. /* IRQ stack memory (calculated at run-time) */
  74. .globl IRQ_STACK_START
  75. IRQ_STACK_START:
  76. .word 0x0badc0de
  77. /* IRQ stack memory (calculated at run-time) */
  78. .globl FIQ_STACK_START
  79. FIQ_STACK_START:
  80. .word 0x0badc0de
  81. #endif
  82. /****************************************************************************/
  83. /* */
  84. /* the actual reset code */
  85. /* */
  86. /****************************************************************************/
  87. reset:
  88. mrs r0,cpsr /* set the cpu to SVC32 mode */
  89. bic r0,r0,#0x1f /* (superviser mode, M=10011) */
  90. orr r0,r0,#0x13
  91. msr cpsr,r0
  92. /*
  93. * we do sys-critical inits only at reboot,
  94. * not when booting from ram!
  95. */
  96. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  97. bl cpu_init_crit /* we do sys-critical inits */
  98. #endif
  99. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  100. relocate: /* relocate U-Boot to RAM */
  101. adr r0, _start /* r0 <- current position of code */
  102. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  103. cmp r0, r1 /* don't reloc during debug */
  104. beq stack_setup
  105. ldr r2, _armboot_start
  106. ldr r3, _bss_start
  107. sub r2, r3, r2 /* r2 <- size of armboot */
  108. add r2, r0, r2 /* r2 <- source end address */
  109. copy_loop:
  110. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  111. stmia r1!, {r3-r10} /* copy to target address [r1] */
  112. cmp r0, r2 /* until source end addreee [r2] */
  113. ble copy_loop
  114. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  115. /* Set up the stack */
  116. stack_setup:
  117. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  118. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  119. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  120. #ifdef CONFIG_USE_IRQ
  121. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  122. #endif
  123. sub sp, r0, #12 /* leave 3 words for abort-stack */
  124. clear_bss:
  125. ldr r0, _bss_start /* find start of bss segment */
  126. ldr r1, _bss_end /* stop here */
  127. mov r2, #0x00000000 /* clear */
  128. clbss_l:str r2, [r0] /* clear loop... */
  129. add r0, r0, #4
  130. cmp r0, r1
  131. ble clbss_l
  132. ldr pc, _start_armboot
  133. _start_armboot: .word start_armboot
  134. /****************************************************************************/
  135. /* */
  136. /* CPU_init_critical registers */
  137. /* */
  138. /* - setup important registers */
  139. /* - setup memory timing */
  140. /* */
  141. /****************************************************************************/
  142. /* Interrupt-Controller base address */
  143. IC_BASE: .word 0x40d00000
  144. #define ICMR 0x04
  145. /* Reset-Controller */
  146. RST_BASE: .word 0x40f00030
  147. #define RCSR 0x00
  148. /* Operating System Timer */
  149. OSTIMER_BASE: .word 0x40a00000
  150. #define OSMR3 0x0C
  151. #define OSCR 0x10
  152. #define OWER 0x18
  153. #define OIER 0x1C
  154. /* Clock Manager Registers */
  155. #ifdef CFG_CPUSPEED
  156. CC_BASE: .word 0x41300000
  157. #define CCCR 0x00
  158. cpuspeed: .word CFG_CPUSPEED
  159. #else
  160. #error "You have to define CFG_CPUSPEED!!"
  161. #endif
  162. /* takes care the CP15 update has taken place */
  163. .macro CPWAIT reg
  164. mrc p15,0,\reg,c2,c0,0
  165. mov \reg,\reg
  166. sub pc,pc,#4
  167. .endm
  168. cpu_init_crit:
  169. /* mask all IRQs */
  170. #ifndef CONFIG_CPU_MONAHANS
  171. ldr r0, IC_BASE
  172. mov r1, #0x00
  173. str r1, [r0, #ICMR]
  174. #else
  175. /* Step 1 - Enable CP6 permission */
  176. mrc p15, 0, r1, c15, c1, 0 @ read CPAR
  177. orr r1, r1, #0x40
  178. mcr p15, 0, r1, c15, c1, 0
  179. CPWAIT r1
  180. /* Step 2 - Mask ICMR & ICMR2 */
  181. mov r1, #0
  182. mcr p6, 0, r1, c1, c0, 0 @ ICMR
  183. mcr p6, 0, r1, c7, c0, 0 @ ICMR2
  184. /* turn off all clocks but the ones we will definitly require */
  185. ldr r1, =CKENA
  186. ldr r2, =(CKENA_22_FFUART | CKENA_10_SRAM | CKENA_9_SMC | CKENA_8_DMC)
  187. str r2, [r1]
  188. ldr r1, =CKENB
  189. ldr r2, =(CKENB_6_IRQ)
  190. str r2, [r1]
  191. #endif
  192. #ifndef CONFIG_CPU_MONAHANS
  193. #ifdef CFG_CPUSPEED
  194. /* set clock speed tbd@mk: required for monahans? */
  195. ldr r0, CC_BASE
  196. ldr r1, cpuspeed
  197. str r1, [r0, #CCCR]
  198. mov r0, #2
  199. mcr p14, 0, r0, c6, c0, 0
  200. setspeed_done:
  201. #endif /* CFG_CPUSPEED */
  202. #endif /* CONFIG_CPU_MONAHANS */
  203. /*
  204. * before relocating, we have to setup RAM timing
  205. * because memory timing is board-dependend, you will
  206. * find a lowlevel_init.S in your board directory.
  207. */
  208. mov ip, lr
  209. bl lowlevel_init
  210. mov lr, ip
  211. /* Memory interfaces are working. Disable MMU and enable I-cache. */
  212. /* mk: hmm, this is not in the monahans docs, leave it now but
  213. * check here if it doesn't work :-) */
  214. ldr r0, =0x2001 /* enable access to all coproc. */
  215. mcr p15, 0, r0, c15, c1, 0
  216. CPWAIT r0
  217. mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */
  218. CPWAIT r0
  219. mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */
  220. CPWAIT r0
  221. mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */
  222. CPWAIT r0
  223. /* Enable the Icache */
  224. /*
  225. mrc p15, 0, r0, c1, c0, 0
  226. orr r0, r0, #0x1800
  227. mcr p15, 0, r0, c1, c0, 0
  228. CPWAIT
  229. */
  230. mov pc, lr
  231. /****************************************************************************/
  232. /* */
  233. /* Interrupt handling */
  234. /* */
  235. /****************************************************************************/
  236. /* IRQ stack frame */
  237. #define S_FRAME_SIZE 72
  238. #define S_OLD_R0 68
  239. #define S_PSR 64
  240. #define S_PC 60
  241. #define S_LR 56
  242. #define S_SP 52
  243. #define S_IP 48
  244. #define S_FP 44
  245. #define S_R10 40
  246. #define S_R9 36
  247. #define S_R8 32
  248. #define S_R7 28
  249. #define S_R6 24
  250. #define S_R5 20
  251. #define S_R4 16
  252. #define S_R3 12
  253. #define S_R2 8
  254. #define S_R1 4
  255. #define S_R0 0
  256. #define MODE_SVC 0x13
  257. /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
  258. .macro bad_save_user_regs
  259. sub sp, sp, #S_FRAME_SIZE
  260. stmia sp, {r0 - r12} /* Calling r0-r12 */
  261. add r8, sp, #S_PC
  262. ldr r2, _armboot_start
  263. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  264. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  265. ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
  266. add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
  267. add r5, sp, #S_SP
  268. mov r1, lr
  269. stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
  270. mov r0, sp
  271. .endm
  272. /* use irq_save_user_regs / irq_restore_user_regs for */
  273. /* IRQ/FIQ handling */
  274. .macro irq_save_user_regs
  275. sub sp, sp, #S_FRAME_SIZE
  276. stmia sp, {r0 - r12} /* Calling r0-r12 */
  277. add r8, sp, #S_PC
  278. stmdb r8, {sp, lr}^ /* Calling SP, LR */
  279. str lr, [r8, #0] /* Save calling PC */
  280. mrs r6, spsr
  281. str r6, [r8, #4] /* Save CPSR */
  282. str r0, [r8, #8] /* Save OLD_R0 */
  283. mov r0, sp
  284. .endm
  285. .macro irq_restore_user_regs
  286. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  287. mov r0, r0
  288. ldr lr, [sp, #S_PC] @ Get PC
  289. add sp, sp, #S_FRAME_SIZE
  290. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  291. .endm
  292. .macro get_bad_stack
  293. ldr r13, _armboot_start @ setup our mode stack
  294. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  295. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  296. str lr, [r13] @ save caller lr / spsr
  297. mrs lr, spsr
  298. str lr, [r13, #4]
  299. mov r13, #MODE_SVC @ prepare SVC-Mode
  300. msr spsr_c, r13
  301. mov lr, pc
  302. movs pc, lr
  303. .endm
  304. .macro get_irq_stack @ setup IRQ stack
  305. ldr sp, IRQ_STACK_START
  306. .endm
  307. .macro get_fiq_stack @ setup FIQ stack
  308. ldr sp, FIQ_STACK_START
  309. .endm
  310. /****************************************************************************/
  311. /* */
  312. /* exception handlers */
  313. /* */
  314. /****************************************************************************/
  315. .align 5
  316. undefined_instruction:
  317. get_bad_stack
  318. bad_save_user_regs
  319. bl do_undefined_instruction
  320. .align 5
  321. software_interrupt:
  322. get_bad_stack
  323. bad_save_user_regs
  324. bl do_software_interrupt
  325. .align 5
  326. prefetch_abort:
  327. get_bad_stack
  328. bad_save_user_regs
  329. bl do_prefetch_abort
  330. .align 5
  331. data_abort:
  332. get_bad_stack
  333. bad_save_user_regs
  334. bl do_data_abort
  335. .align 5
  336. not_used:
  337. get_bad_stack
  338. bad_save_user_regs
  339. bl do_not_used
  340. #ifdef CONFIG_USE_IRQ
  341. .align 5
  342. irq:
  343. get_irq_stack
  344. irq_save_user_regs
  345. bl do_irq
  346. irq_restore_user_regs
  347. .align 5
  348. fiq:
  349. get_fiq_stack
  350. irq_save_user_regs /* someone ought to write a more */
  351. bl do_fiq /* effiction fiq_save_user_regs */
  352. irq_restore_user_regs
  353. #else
  354. .align 5
  355. irq:
  356. get_bad_stack
  357. bad_save_user_regs
  358. bl do_irq
  359. .align 5
  360. fiq:
  361. get_bad_stack
  362. bad_save_user_regs
  363. bl do_fiq
  364. #endif
  365. /****************************************************************************/
  366. /* */
  367. /* Reset function: the PXA250 doesn't have a reset function, so we have to */
  368. /* perform a watchdog timeout for a soft reset. */
  369. /* */
  370. /****************************************************************************/
  371. .align 5
  372. .globl reset_cpu
  373. /* FIXME: this code is PXA250 specific. How is this handled on */
  374. /* other XScale processors? */
  375. reset_cpu:
  376. /* We set OWE:WME (watchdog enable) and wait until timeout happens */
  377. ldr r0, OSTIMER_BASE
  378. ldr r1, [r0, #OWER]
  379. orr r1, r1, #0x0001 /* bit0: WME */
  380. str r1, [r0, #OWER]
  381. /* OS timer does only wrap every 1165 seconds, so we have to set */
  382. /* the match register as well. */
  383. ldr r1, [r0, #OSCR] /* read OS timer */
  384. add r1, r1, #0x800 /* let OSMR3 match after */
  385. add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
  386. str r1, [r0, #OSMR3]
  387. reset_endless:
  388. b reset_endless